blob: c6e72eaa630959e3527514bfe9411ba809fe8961 [file] [log] [blame]
wdenk591dda52002-11-18 00:14:45 +00001/*
Graeme Russ45fc1d82011-04-13 19:43:26 +10002 * (C) Copyright 2008-2011
3 * Graeme Russ, <graeme.russ@gmail.com>
Graeme Russd11b0852009-11-24 20:04:18 +11004 *
wdenk591dda52002-11-18 00:14:45 +00005 * (C) Copyright 2002
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02006 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk591dda52002-11-18 00:14:45 +00007 *
Graeme Russc39acb42010-04-24 00:05:38 +10008 * Portions of this file are derived from the Linux kernel source
9 * Copyright (C) 1991, 1992 Linus Torvalds
10 *
wdenk591dda52002-11-18 00:14:45 +000011 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
Graeme Russ0c8c62e2008-12-07 10:29:01 +110031#include <asm/interrupt.h>
Graeme Russ68699802011-02-12 15:11:28 +110032#include <asm/io.h>
Graeme Russ93efcb22011-02-12 15:11:32 +110033#include <asm/processor-flags.h>
wdenk591dda52002-11-18 00:14:45 +000034
Graeme Russd11b0852009-11-24 20:04:18 +110035#define DECLARE_INTERRUPT(x) \
36 ".globl irq_"#x"\n" \
Graeme Russ1aafcc92009-11-24 20:04:19 +110037 ".hidden irq_"#x"\n" \
38 ".type irq_"#x", @function\n" \
Graeme Russd11b0852009-11-24 20:04:18 +110039 "irq_"#x":\n" \
Graeme Russd11b0852009-11-24 20:04:18 +110040 "pushl $"#x"\n" \
41 "jmp irq_common_entry\n"
wdenk591dda52002-11-18 00:14:45 +000042
Graeme Russc39acb42010-04-24 00:05:38 +100043/*
44 * Volatile isn't enough to prevent the compiler from reordering the
45 * read/write functions for the control registers and messing everything up.
46 * A memory clobber would solve the problem, but would prevent reordering of
47 * all loads stores around it, which can hurt performance. Solution is to
Graeme Russ45fc1d82011-04-13 19:43:26 +100048 * use a variable and mimic reads and writes to it to enforce serialisation
Graeme Russc39acb42010-04-24 00:05:38 +100049 */
50static unsigned long __force_order;
51
52static inline unsigned long read_cr0(void)
53{
54 unsigned long val;
55 asm volatile("mov %%cr0,%0\n\t" : "=r" (val), "=m" (__force_order));
56 return val;
57}
58
59static inline unsigned long read_cr2(void)
60{
61 unsigned long val;
62 asm volatile("mov %%cr2,%0\n\t" : "=r" (val), "=m" (__force_order));
63 return val;
64}
65
66static inline unsigned long read_cr3(void)
67{
68 unsigned long val;
69 asm volatile("mov %%cr3,%0\n\t" : "=r" (val), "=m" (__force_order));
70 return val;
71}
72
73static inline unsigned long read_cr4(void)
74{
75 unsigned long val;
76 asm volatile("mov %%cr4,%0\n\t" : "=r" (val), "=m" (__force_order));
77 return val;
78}
79
80static inline unsigned long get_debugreg(int regno)
81{
82 unsigned long val = 0; /* Damn you, gcc! */
83
84 switch (regno) {
85 case 0:
86 asm("mov %%db0, %0" :"=r" (val));
87 break;
88 case 1:
89 asm("mov %%db1, %0" :"=r" (val));
90 break;
91 case 2:
92 asm("mov %%db2, %0" :"=r" (val));
93 break;
94 case 3:
95 asm("mov %%db3, %0" :"=r" (val));
96 break;
97 case 6:
98 asm("mov %%db6, %0" :"=r" (val));
99 break;
100 case 7:
101 asm("mov %%db7, %0" :"=r" (val));
102 break;
103 default:
104 val = 0;
105 }
106 return val;
107}
108
Graeme Russ43261532010-10-07 20:03:23 +1100109void dump_regs(struct irq_regs *regs)
Graeme Russc39acb42010-04-24 00:05:38 +1000110{
111 unsigned long cr0 = 0L, cr2 = 0L, cr3 = 0L, cr4 = 0L;
112 unsigned long d0, d1, d2, d3, d6, d7;
Graeme Russ68699802011-02-12 15:11:28 +1100113 unsigned long sp;
Graeme Russc39acb42010-04-24 00:05:38 +1000114
115 printf("EIP: %04x:[<%08lx>] EFLAGS: %08lx\n",
116 (u16)regs->xcs, regs->eip, regs->eflags);
117
118 printf("EAX: %08lx EBX: %08lx ECX: %08lx EDX: %08lx\n",
119 regs->eax, regs->ebx, regs->ecx, regs->edx);
120 printf("ESI: %08lx EDI: %08lx EBP: %08lx ESP: %08lx\n",
121 regs->esi, regs->edi, regs->ebp, regs->esp);
122 printf(" DS: %04x ES: %04x FS: %04x GS: %04x SS: %04x\n",
123 (u16)regs->xds, (u16)regs->xes, (u16)regs->xfs, (u16)regs->xgs, (u16)regs->xss);
124
125 cr0 = read_cr0();
126 cr2 = read_cr2();
127 cr3 = read_cr3();
128 cr4 = read_cr4();
129
130 printf("CR0: %08lx CR2: %08lx CR3: %08lx CR4: %08lx\n",
131 cr0, cr2, cr3, cr4);
132
133 d0 = get_debugreg(0);
134 d1 = get_debugreg(1);
135 d2 = get_debugreg(2);
136 d3 = get_debugreg(3);
137
138 printf("DR0: %08lx DR1: %08lx DR2: %08lx DR3: %08lx\n",
139 d0, d1, d2, d3);
140
141 d6 = get_debugreg(6);
142 d7 = get_debugreg(7);
143 printf("DR6: %08lx DR7: %08lx\n",
144 d6, d7);
Graeme Russ68699802011-02-12 15:11:28 +1100145
146 printf("Stack:\n");
147 sp = regs->esp;
148
149 sp += 64;
150
151 while (sp > (regs->esp - 16)) {
152 if (sp == regs->esp)
153 printf("--->");
154 else
155 printf(" ");
156 printf("0x%8.8lx : 0x%8.8lx\n", sp, (ulong)readl(sp));
157 sp -= 4;
158 }
Graeme Russc39acb42010-04-24 00:05:38 +1000159}
160
wdenk591dda52002-11-18 00:14:45 +0000161struct idt_entry {
162 u16 base_low;
163 u16 selector;
164 u8 res;
165 u8 access;
166 u16 base_high;
167} __attribute__ ((packed));
168
Graeme Russd11b0852009-11-24 20:04:18 +1100169struct desc_ptr {
170 unsigned short size;
171 unsigned long address;
172 unsigned short segment;
173} __attribute__((packed));
wdenk591dda52002-11-18 00:14:45 +0000174
175struct idt_entry idt[256];
176
Graeme Russd11b0852009-11-24 20:04:18 +1100177struct desc_ptr idt_ptr;
wdenk591dda52002-11-18 00:14:45 +0000178
Graeme Russd11b0852009-11-24 20:04:18 +1100179static inline void load_idt(const struct desc_ptr *dtr)
180{
181 asm volatile("cs lidt %0"::"m" (*dtr));
182}
wdenk591dda52002-11-18 00:14:45 +0000183
Graeme Russ77290ee2009-02-24 21:13:40 +1100184void set_vector(u8 intnum, void *routine)
wdenk591dda52002-11-18 00:14:45 +0000185{
Graeme Russ078395c2009-11-24 20:04:21 +1100186 idt[intnum].base_high = (u16)((u32)(routine) >> 16);
187 idt[intnum].base_low = (u16)((u32)(routine) & 0xffff);
wdenk591dda52002-11-18 00:14:45 +0000188}
189
Graeme Russd11b0852009-11-24 20:04:18 +1100190void irq_0(void);
191void irq_1(void);
wdenk591dda52002-11-18 00:14:45 +0000192
Graeme Russ77290ee2009-02-24 21:13:40 +1100193int cpu_init_interrupts(void)
wdenk591dda52002-11-18 00:14:45 +0000194{
195 int i;
wdenk57b2d802003-06-27 21:31:46 +0000196
Graeme Russd11b0852009-11-24 20:04:18 +1100197 int irq_entry_size = irq_1 - irq_0;
198 void *irq_entry = (void *)irq_0;
199
wdenk591dda52002-11-18 00:14:45 +0000200 /* Just in case... */
201 disable_interrupts();
wdenk57b2d802003-06-27 21:31:46 +0000202
wdenk591dda52002-11-18 00:14:45 +0000203 /* Setup the IDT */
wdenk57b2d802003-06-27 21:31:46 +0000204 for (i=0;i<256;i++) {
wdenk591dda52002-11-18 00:14:45 +0000205 idt[i].access = 0x8e;
wdenk57b2d802003-06-27 21:31:46 +0000206 idt[i].res = 0;
207 idt[i].selector = 0x10;
Graeme Russd11b0852009-11-24 20:04:18 +1100208 set_vector(i, irq_entry);
209 irq_entry += irq_entry_size;
wdenk57b2d802003-06-27 21:31:46 +0000210 }
211
Graeme Russd11b0852009-11-24 20:04:18 +1100212 idt_ptr.size = 256 * 8;
213 idt_ptr.address = (unsigned long) idt;
214 idt_ptr.segment = 0x18;
215
216 load_idt(&idt_ptr);
wdenk57b2d802003-06-27 21:31:46 +0000217
wdenk591dda52002-11-18 00:14:45 +0000218 /* It is now safe to enable interrupts */
wdenk57b2d802003-06-27 21:31:46 +0000219 enable_interrupts();
220
wdenk591dda52002-11-18 00:14:45 +0000221 return 0;
222}
223
Graeme Russd11b0852009-11-24 20:04:18 +1100224void __do_irq(int irq)
225{
226 printf("Unhandled IRQ : %d\n", irq);
227}
228void do_irq(int irq) __attribute__((weak, alias("__do_irq")));
229
wdenk591dda52002-11-18 00:14:45 +0000230void enable_interrupts(void)
231{
232 asm("sti\n");
233}
234
235int disable_interrupts(void)
236{
237 long flags;
wdenk57b2d802003-06-27 21:31:46 +0000238
wdenk591dda52002-11-18 00:14:45 +0000239 asm volatile ("pushfl ; popl %0 ; cli\n" : "=g" (flags) : );
wdenk57b2d802003-06-27 21:31:46 +0000240
Graeme Russ93efcb22011-02-12 15:11:32 +1100241 return flags & X86_EFLAGS_IF; /* IE flags is bit 9 */
wdenk591dda52002-11-18 00:14:45 +0000242}
Graeme Russd11b0852009-11-24 20:04:18 +1100243
244/* IRQ Low-Level Service Routine */
Graeme Russ43261532010-10-07 20:03:23 +1100245void irq_llsr(struct irq_regs *regs)
Graeme Russd11b0852009-11-24 20:04:18 +1100246{
247 /*
248 * For detailed description of each exception, refer to:
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +0200249 * Intel® 64 and IA-32 Architectures Software Developer's Manual
Graeme Russd11b0852009-11-24 20:04:18 +1100250 * Volume 1: Basic Architecture
251 * Order Number: 253665-029US, November 2008
252 * Table 6-1. Exceptions and Interrupts
253 */
Graeme Russ43261532010-10-07 20:03:23 +1100254 switch (regs->irq_id) {
Graeme Russd11b0852009-11-24 20:04:18 +1100255 case 0x00:
Graeme Russc39acb42010-04-24 00:05:38 +1000256 printf("Divide Error (Division by zero)\n");
257 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100258 while(1);
259 break;
260 case 0x01:
Graeme Russc39acb42010-04-24 00:05:38 +1000261 printf("Debug Interrupt (Single step)\n");
262 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100263 break;
264 case 0x02:
Graeme Russc39acb42010-04-24 00:05:38 +1000265 printf("NMI Interrupt\n");
266 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100267 break;
268 case 0x03:
Graeme Russc39acb42010-04-24 00:05:38 +1000269 printf("Breakpoint\n");
270 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100271 break;
272 case 0x04:
Graeme Russc39acb42010-04-24 00:05:38 +1000273 printf("Overflow\n");
274 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100275 while(1);
276 break;
277 case 0x05:
Graeme Russc39acb42010-04-24 00:05:38 +1000278 printf("BOUND Range Exceeded\n");
279 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100280 while(1);
281 break;
282 case 0x06:
Graeme Russc39acb42010-04-24 00:05:38 +1000283 printf("Invalid Opcode (UnDefined Opcode)\n");
284 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100285 while(1);
286 break;
287 case 0x07:
Graeme Russc39acb42010-04-24 00:05:38 +1000288 printf("Device Not Available (No Math Coprocessor)\n");
289 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100290 while(1);
291 break;
292 case 0x08:
Graeme Russc39acb42010-04-24 00:05:38 +1000293 printf("Double fault\n");
294 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100295 while(1);
296 break;
297 case 0x09:
Graeme Russc39acb42010-04-24 00:05:38 +1000298 printf("Co-processor segment overrun\n");
299 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100300 while(1);
301 break;
302 case 0x0a:
Graeme Russc39acb42010-04-24 00:05:38 +1000303 printf("Invalid TSS\n");
304 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100305 break;
306 case 0x0b:
Graeme Russc39acb42010-04-24 00:05:38 +1000307 printf("Segment Not Present\n");
308 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100309 while(1);
310 break;
311 case 0x0c:
Graeme Russc39acb42010-04-24 00:05:38 +1000312 printf("Stack Segment Fault\n");
313 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100314 while(1);
315 break;
316 case 0x0d:
Graeme Russc39acb42010-04-24 00:05:38 +1000317 printf("General Protection\n");
318 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100319 break;
320 case 0x0e:
Graeme Russc39acb42010-04-24 00:05:38 +1000321 printf("Page fault\n");
322 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100323 while(1);
324 break;
325 case 0x0f:
Graeme Russc39acb42010-04-24 00:05:38 +1000326 printf("Floating-Point Error (Math Fault)\n");
327 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100328 break;
329 case 0x10:
Graeme Russc39acb42010-04-24 00:05:38 +1000330 printf("Alignment check\n");
331 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100332 break;
333 case 0x11:
Graeme Russc39acb42010-04-24 00:05:38 +1000334 printf("Machine Check\n");
335 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100336 break;
337 case 0x12:
Graeme Russc39acb42010-04-24 00:05:38 +1000338 printf("SIMD Floating-Point Exception\n");
339 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100340 break;
341 case 0x13:
342 case 0x14:
343 case 0x15:
344 case 0x16:
345 case 0x17:
346 case 0x18:
347 case 0x19:
348 case 0x1a:
349 case 0x1b:
350 case 0x1c:
351 case 0x1d:
352 case 0x1e:
353 case 0x1f:
Graeme Russc39acb42010-04-24 00:05:38 +1000354 printf("Reserved Exception\n");
355 dump_regs(regs);
Graeme Russd11b0852009-11-24 20:04:18 +1100356 break;
357
358 default:
359 /* Hardware or User IRQ */
Graeme Russ43261532010-10-07 20:03:23 +1100360 do_irq(regs->irq_id);
Graeme Russd11b0852009-11-24 20:04:18 +1100361 }
362}
363
364/*
365 * OK - This looks really horrible, but it serves a purpose - It helps create
366 * fully relocatable code.
367 * - The call to irq_llsr will be a relative jump
368 * - The IRQ entries will be guaranteed to be in order
Graeme Russc39acb42010-04-24 00:05:38 +1000369 * Interrupt entries are now very small (a push and a jump) but they are
370 * now slower (all registers pushed on stack which provides complete
371 * crash dumps in the low level handlers
Graeme Russ43261532010-10-07 20:03:23 +1100372 *
373 * Interrupt Entry Point:
374 * - Interrupt has caused eflags, CS and EIP to be pushed
375 * - Interrupt Vector Handler has pushed orig_eax
376 * - pt_regs.esp needs to be adjusted by 40 bytes:
377 * 12 bytes pushed by CPU (EFLAGSF, CS, EIP)
378 * 4 bytes pushed by vector handler (irq_id)
379 * 24 bytes pushed before SP (SS, GS, FS, ES, DS, EAX)
380 * NOTE: Only longs are pushed on/popped off the stack!
Graeme Russd11b0852009-11-24 20:04:18 +1100381 */
382asm(".globl irq_common_entry\n" \
Graeme Russ1aafcc92009-11-24 20:04:19 +1100383 ".hidden irq_common_entry\n" \
384 ".type irq_common_entry, @function\n" \
Graeme Russd11b0852009-11-24 20:04:18 +1100385 "irq_common_entry:\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000386 "cld\n" \
Graeme Russ43261532010-10-07 20:03:23 +1100387 "pushl %ss\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000388 "pushl %gs\n" \
389 "pushl %fs\n" \
390 "pushl %es\n" \
391 "pushl %ds\n" \
392 "pushl %eax\n" \
Graeme Russ43261532010-10-07 20:03:23 +1100393 "movl %esp, %eax\n" \
394 "addl $40, %eax\n" \
395 "pushl %eax\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000396 "pushl %ebp\n" \
397 "pushl %edi\n" \
398 "pushl %esi\n" \
399 "pushl %edx\n" \
400 "pushl %ecx\n" \
401 "pushl %ebx\n" \
402 "mov %esp, %eax\n" \
Graeme Russd11b0852009-11-24 20:04:18 +1100403 "call irq_llsr\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000404 "popl %ebx\n" \
405 "popl %ecx\n" \
406 "popl %edx\n" \
407 "popl %esi\n" \
408 "popl %edi\n" \
409 "popl %ebp\n" \
410 "popl %eax\n" \
Graeme Russ43261532010-10-07 20:03:23 +1100411 "popl %eax\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000412 "popl %ds\n" \
413 "popl %es\n" \
414 "popl %fs\n" \
415 "popl %gs\n" \
Graeme Russ43261532010-10-07 20:03:23 +1100416 "popl %ss\n" \
Graeme Russc39acb42010-04-24 00:05:38 +1000417 "add $4, %esp\n" \
Graeme Russd11b0852009-11-24 20:04:18 +1100418 "iret\n" \
419 DECLARE_INTERRUPT(0) \
420 DECLARE_INTERRUPT(1) \
421 DECLARE_INTERRUPT(2) \
422 DECLARE_INTERRUPT(3) \
423 DECLARE_INTERRUPT(4) \
424 DECLARE_INTERRUPT(5) \
425 DECLARE_INTERRUPT(6) \
426 DECLARE_INTERRUPT(7) \
427 DECLARE_INTERRUPT(8) \
428 DECLARE_INTERRUPT(9) \
429 DECLARE_INTERRUPT(10) \
430 DECLARE_INTERRUPT(11) \
431 DECLARE_INTERRUPT(12) \
432 DECLARE_INTERRUPT(13) \
433 DECLARE_INTERRUPT(14) \
434 DECLARE_INTERRUPT(15) \
435 DECLARE_INTERRUPT(16) \
436 DECLARE_INTERRUPT(17) \
437 DECLARE_INTERRUPT(18) \
438 DECLARE_INTERRUPT(19) \
439 DECLARE_INTERRUPT(20) \
440 DECLARE_INTERRUPT(21) \
441 DECLARE_INTERRUPT(22) \
442 DECLARE_INTERRUPT(23) \
443 DECLARE_INTERRUPT(24) \
444 DECLARE_INTERRUPT(25) \
445 DECLARE_INTERRUPT(26) \
446 DECLARE_INTERRUPT(27) \
447 DECLARE_INTERRUPT(28) \
448 DECLARE_INTERRUPT(29) \
449 DECLARE_INTERRUPT(30) \
450 DECLARE_INTERRUPT(31) \
451 DECLARE_INTERRUPT(32) \
452 DECLARE_INTERRUPT(33) \
453 DECLARE_INTERRUPT(34) \
454 DECLARE_INTERRUPT(35) \
455 DECLARE_INTERRUPT(36) \
456 DECLARE_INTERRUPT(37) \
457 DECLARE_INTERRUPT(38) \
458 DECLARE_INTERRUPT(39) \
459 DECLARE_INTERRUPT(40) \
460 DECLARE_INTERRUPT(41) \
461 DECLARE_INTERRUPT(42) \
462 DECLARE_INTERRUPT(43) \
463 DECLARE_INTERRUPT(44) \
464 DECLARE_INTERRUPT(45) \
465 DECLARE_INTERRUPT(46) \
466 DECLARE_INTERRUPT(47) \
467 DECLARE_INTERRUPT(48) \
468 DECLARE_INTERRUPT(49) \
469 DECLARE_INTERRUPT(50) \
470 DECLARE_INTERRUPT(51) \
471 DECLARE_INTERRUPT(52) \
472 DECLARE_INTERRUPT(53) \
473 DECLARE_INTERRUPT(54) \
474 DECLARE_INTERRUPT(55) \
475 DECLARE_INTERRUPT(56) \
476 DECLARE_INTERRUPT(57) \
477 DECLARE_INTERRUPT(58) \
478 DECLARE_INTERRUPT(59) \
479 DECLARE_INTERRUPT(60) \
480 DECLARE_INTERRUPT(61) \
481 DECLARE_INTERRUPT(62) \
482 DECLARE_INTERRUPT(63) \
483 DECLARE_INTERRUPT(64) \
484 DECLARE_INTERRUPT(65) \
485 DECLARE_INTERRUPT(66) \
486 DECLARE_INTERRUPT(67) \
487 DECLARE_INTERRUPT(68) \
488 DECLARE_INTERRUPT(69) \
489 DECLARE_INTERRUPT(70) \
490 DECLARE_INTERRUPT(71) \
491 DECLARE_INTERRUPT(72) \
492 DECLARE_INTERRUPT(73) \
493 DECLARE_INTERRUPT(74) \
494 DECLARE_INTERRUPT(75) \
495 DECLARE_INTERRUPT(76) \
496 DECLARE_INTERRUPT(77) \
497 DECLARE_INTERRUPT(78) \
498 DECLARE_INTERRUPT(79) \
499 DECLARE_INTERRUPT(80) \
500 DECLARE_INTERRUPT(81) \
501 DECLARE_INTERRUPT(82) \
502 DECLARE_INTERRUPT(83) \
503 DECLARE_INTERRUPT(84) \
504 DECLARE_INTERRUPT(85) \
505 DECLARE_INTERRUPT(86) \
506 DECLARE_INTERRUPT(87) \
507 DECLARE_INTERRUPT(88) \
508 DECLARE_INTERRUPT(89) \
509 DECLARE_INTERRUPT(90) \
510 DECLARE_INTERRUPT(91) \
511 DECLARE_INTERRUPT(92) \
512 DECLARE_INTERRUPT(93) \
513 DECLARE_INTERRUPT(94) \
514 DECLARE_INTERRUPT(95) \
515 DECLARE_INTERRUPT(97) \
516 DECLARE_INTERRUPT(96) \
517 DECLARE_INTERRUPT(98) \
518 DECLARE_INTERRUPT(99) \
519 DECLARE_INTERRUPT(100) \
520 DECLARE_INTERRUPT(101) \
521 DECLARE_INTERRUPT(102) \
522 DECLARE_INTERRUPT(103) \
523 DECLARE_INTERRUPT(104) \
524 DECLARE_INTERRUPT(105) \
525 DECLARE_INTERRUPT(106) \
526 DECLARE_INTERRUPT(107) \
527 DECLARE_INTERRUPT(108) \
528 DECLARE_INTERRUPT(109) \
529 DECLARE_INTERRUPT(110) \
530 DECLARE_INTERRUPT(111) \
531 DECLARE_INTERRUPT(112) \
532 DECLARE_INTERRUPT(113) \
533 DECLARE_INTERRUPT(114) \
534 DECLARE_INTERRUPT(115) \
535 DECLARE_INTERRUPT(116) \
536 DECLARE_INTERRUPT(117) \
537 DECLARE_INTERRUPT(118) \
538 DECLARE_INTERRUPT(119) \
539 DECLARE_INTERRUPT(120) \
540 DECLARE_INTERRUPT(121) \
541 DECLARE_INTERRUPT(122) \
542 DECLARE_INTERRUPT(123) \
543 DECLARE_INTERRUPT(124) \
544 DECLARE_INTERRUPT(125) \
545 DECLARE_INTERRUPT(126) \
546 DECLARE_INTERRUPT(127) \
547 DECLARE_INTERRUPT(128) \
548 DECLARE_INTERRUPT(129) \
549 DECLARE_INTERRUPT(130) \
550 DECLARE_INTERRUPT(131) \
551 DECLARE_INTERRUPT(132) \
552 DECLARE_INTERRUPT(133) \
553 DECLARE_INTERRUPT(134) \
554 DECLARE_INTERRUPT(135) \
555 DECLARE_INTERRUPT(136) \
556 DECLARE_INTERRUPT(137) \
557 DECLARE_INTERRUPT(138) \
558 DECLARE_INTERRUPT(139) \
559 DECLARE_INTERRUPT(140) \
560 DECLARE_INTERRUPT(141) \
561 DECLARE_INTERRUPT(142) \
562 DECLARE_INTERRUPT(143) \
563 DECLARE_INTERRUPT(144) \
564 DECLARE_INTERRUPT(145) \
565 DECLARE_INTERRUPT(146) \
566 DECLARE_INTERRUPT(147) \
567 DECLARE_INTERRUPT(148) \
568 DECLARE_INTERRUPT(149) \
569 DECLARE_INTERRUPT(150) \
570 DECLARE_INTERRUPT(151) \
571 DECLARE_INTERRUPT(152) \
572 DECLARE_INTERRUPT(153) \
573 DECLARE_INTERRUPT(154) \
574 DECLARE_INTERRUPT(155) \
575 DECLARE_INTERRUPT(156) \
576 DECLARE_INTERRUPT(157) \
577 DECLARE_INTERRUPT(158) \
578 DECLARE_INTERRUPT(159) \
579 DECLARE_INTERRUPT(160) \
580 DECLARE_INTERRUPT(161) \
581 DECLARE_INTERRUPT(162) \
582 DECLARE_INTERRUPT(163) \
583 DECLARE_INTERRUPT(164) \
584 DECLARE_INTERRUPT(165) \
585 DECLARE_INTERRUPT(166) \
586 DECLARE_INTERRUPT(167) \
587 DECLARE_INTERRUPT(168) \
588 DECLARE_INTERRUPT(169) \
589 DECLARE_INTERRUPT(170) \
590 DECLARE_INTERRUPT(171) \
591 DECLARE_INTERRUPT(172) \
592 DECLARE_INTERRUPT(173) \
593 DECLARE_INTERRUPT(174) \
594 DECLARE_INTERRUPT(175) \
595 DECLARE_INTERRUPT(176) \
596 DECLARE_INTERRUPT(177) \
597 DECLARE_INTERRUPT(178) \
598 DECLARE_INTERRUPT(179) \
599 DECLARE_INTERRUPT(180) \
600 DECLARE_INTERRUPT(181) \
601 DECLARE_INTERRUPT(182) \
602 DECLARE_INTERRUPT(183) \
603 DECLARE_INTERRUPT(184) \
604 DECLARE_INTERRUPT(185) \
605 DECLARE_INTERRUPT(186) \
606 DECLARE_INTERRUPT(187) \
607 DECLARE_INTERRUPT(188) \
608 DECLARE_INTERRUPT(189) \
609 DECLARE_INTERRUPT(190) \
610 DECLARE_INTERRUPT(191) \
611 DECLARE_INTERRUPT(192) \
612 DECLARE_INTERRUPT(193) \
613 DECLARE_INTERRUPT(194) \
614 DECLARE_INTERRUPT(195) \
615 DECLARE_INTERRUPT(196) \
616 DECLARE_INTERRUPT(197) \
617 DECLARE_INTERRUPT(198) \
618 DECLARE_INTERRUPT(199) \
619 DECLARE_INTERRUPT(200) \
620 DECLARE_INTERRUPT(201) \
621 DECLARE_INTERRUPT(202) \
622 DECLARE_INTERRUPT(203) \
623 DECLARE_INTERRUPT(204) \
624 DECLARE_INTERRUPT(205) \
625 DECLARE_INTERRUPT(206) \
626 DECLARE_INTERRUPT(207) \
627 DECLARE_INTERRUPT(208) \
628 DECLARE_INTERRUPT(209) \
629 DECLARE_INTERRUPT(210) \
630 DECLARE_INTERRUPT(211) \
631 DECLARE_INTERRUPT(212) \
632 DECLARE_INTERRUPT(213) \
633 DECLARE_INTERRUPT(214) \
634 DECLARE_INTERRUPT(215) \
635 DECLARE_INTERRUPT(216) \
636 DECLARE_INTERRUPT(217) \
637 DECLARE_INTERRUPT(218) \
638 DECLARE_INTERRUPT(219) \
639 DECLARE_INTERRUPT(220) \
640 DECLARE_INTERRUPT(221) \
641 DECLARE_INTERRUPT(222) \
642 DECLARE_INTERRUPT(223) \
643 DECLARE_INTERRUPT(224) \
644 DECLARE_INTERRUPT(225) \
645 DECLARE_INTERRUPT(226) \
646 DECLARE_INTERRUPT(227) \
647 DECLARE_INTERRUPT(228) \
648 DECLARE_INTERRUPT(229) \
649 DECLARE_INTERRUPT(230) \
650 DECLARE_INTERRUPT(231) \
651 DECLARE_INTERRUPT(232) \
652 DECLARE_INTERRUPT(233) \
653 DECLARE_INTERRUPT(234) \
654 DECLARE_INTERRUPT(235) \
655 DECLARE_INTERRUPT(236) \
656 DECLARE_INTERRUPT(237) \
657 DECLARE_INTERRUPT(238) \
658 DECLARE_INTERRUPT(239) \
659 DECLARE_INTERRUPT(240) \
660 DECLARE_INTERRUPT(241) \
661 DECLARE_INTERRUPT(242) \
662 DECLARE_INTERRUPT(243) \
663 DECLARE_INTERRUPT(244) \
664 DECLARE_INTERRUPT(245) \
665 DECLARE_INTERRUPT(246) \
666 DECLARE_INTERRUPT(247) \
667 DECLARE_INTERRUPT(248) \
668 DECLARE_INTERRUPT(249) \
669 DECLARE_INTERRUPT(250) \
670 DECLARE_INTERRUPT(251) \
671 DECLARE_INTERRUPT(252) \
672 DECLARE_INTERRUPT(253) \
673 DECLARE_INTERRUPT(254) \
674 DECLARE_INTERRUPT(255));