blob: 86825565895f50b7691fe4bf40c758d69fffe98a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05302/**
3 * core.c - DesignWare USB3 DRD Controller Core file
4 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05305 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05306 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053010 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.c) and ported
11 * to uboot.
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053012 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053013 * commit cd72f890d2 : usb: dwc3: core: enable phy suspend quirk on non-FPGA
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053014 */
15
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053016#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070017#include <cpu_func.h>
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053018#include <malloc.h>
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +053019#include <dwc3-uboot.h>
Simon Glass9bc15642020-02-03 07:36:16 -070020#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070021#include <dm/devres.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060022#include <linux/bug.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada6373a172020-02-14 16:40:19 +090024#include <linux/dma-mapping.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070025#include <linux/err.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053026#include <linux/ioport.h>
Mugunthan V N121f93c2018-05-18 13:10:27 +020027#include <dm.h>
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +010028#include <generic-phy.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053029#include <linux/usb/ch9.h>
30#include <linux/usb/gadget.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053031
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053032#include "core.h"
33#include "gadget.h"
34#include "io.h"
35
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053036#include "linux-compat.h"
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053037
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +053038static LIST_HEAD(dwc3_list);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053039/* -------------------------------------------------------------------------- */
40
Joonyoung Shimbf35c602015-03-03 17:32:09 +010041static void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053042{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
46 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
47 reg |= DWC3_GCTL_PRTCAPDIR(mode);
48 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
49}
50
51/**
52 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
53 * @dwc: pointer to our context structure
54 */
55static int dwc3_core_soft_reset(struct dwc3 *dwc)
56{
57 u32 reg;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053058
59 /* Before Resetting PHY, put Core in Reset */
60 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
61 reg |= DWC3_GCTL_CORESOFTRESET;
62 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
63
64 /* Assert USB3 PHY reset */
65 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
66 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
67 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
68
69 /* Assert USB2 PHY reset */
70 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
71 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
72 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
73
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053074 mdelay(100);
75
76 /* Clear USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Clear USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
86 mdelay(100);
87
88 /* After PHYs are stable we can take Core out of reset state */
89 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
90 reg &= ~DWC3_GCTL_CORESOFTRESET;
91 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
92
93 return 0;
94}
95
96/**
97 * dwc3_free_one_event_buffer - Frees one event buffer
98 * @dwc: Pointer to our controller context structure
99 * @evt: Pointer to event buffer to be freed
100 */
101static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
102 struct dwc3_event_buffer *evt)
103{
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530104 dma_free_coherent(evt->buf);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530105}
106
107/**
108 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
109 * @dwc: Pointer to our controller context structure
110 * @length: size of the event buffer
111 *
112 * Returns a pointer to the allocated event buffer structure on success
113 * otherwise ERR_PTR(errno).
114 */
115static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
116 unsigned length)
117{
118 struct dwc3_event_buffer *evt;
119
Mugunthan V N121f93c2018-05-18 13:10:27 +0200120 evt = devm_kzalloc((struct udevice *)dwc->dev, sizeof(*evt),
121 GFP_KERNEL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530122 if (!evt)
123 return ERR_PTR(-ENOMEM);
124
125 evt->dwc = dwc;
126 evt->length = length;
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530127 evt->buf = dma_alloc_coherent(length,
128 (unsigned long *)&evt->dma);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530129 if (!evt->buf)
130 return ERR_PTR(-ENOMEM);
131
Philipp Tomsich8e17c162017-04-06 16:58:53 +0200132 dwc3_flush_cache((uintptr_t)evt->buf, evt->length);
133
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530134 return evt;
135}
136
137/**
138 * dwc3_free_event_buffers - frees all allocated event buffers
139 * @dwc: Pointer to our controller context structure
140 */
141static void dwc3_free_event_buffers(struct dwc3 *dwc)
142{
143 struct dwc3_event_buffer *evt;
144 int i;
145
146 for (i = 0; i < dwc->num_event_buffers; i++) {
147 evt = dwc->ev_buffs[i];
148 if (evt)
149 dwc3_free_one_event_buffer(dwc, evt);
150 }
151}
152
153/**
154 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
155 * @dwc: pointer to our controller context structure
156 * @length: size of event buffer
157 *
158 * Returns 0 on success otherwise negative errno. In the error case, dwc
159 * may contain some buffers allocated but not all which were requested.
160 */
161static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
162{
163 int num;
164 int i;
165
166 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
167 dwc->num_event_buffers = num;
168
Kishon Vijay Abraham Ic7bdfe32015-02-23 18:40:13 +0530169 dwc->ev_buffs = memalign(CONFIG_SYS_CACHELINE_SIZE,
170 sizeof(*dwc->ev_buffs) * num);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530171 if (!dwc->ev_buffs)
172 return -ENOMEM;
173
174 for (i = 0; i < num; i++) {
175 struct dwc3_event_buffer *evt;
176
177 evt = dwc3_alloc_one_event_buffer(dwc, length);
178 if (IS_ERR(evt)) {
179 dev_err(dwc->dev, "can't allocate event buffer\n");
180 return PTR_ERR(evt);
181 }
182 dwc->ev_buffs[i] = evt;
183 }
184
185 return 0;
186}
187
188/**
189 * dwc3_event_buffers_setup - setup our allocated event buffers
190 * @dwc: pointer to our controller context structure
191 *
192 * Returns 0 on success otherwise negative errno.
193 */
194static int dwc3_event_buffers_setup(struct dwc3 *dwc)
195{
196 struct dwc3_event_buffer *evt;
197 int n;
198
199 for (n = 0; n < dwc->num_event_buffers; n++) {
200 evt = dwc->ev_buffs[n];
201 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
202 evt->buf, (unsigned long long) evt->dma,
203 evt->length);
204
205 evt->lpos = 0;
206
207 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
208 lower_32_bits(evt->dma));
209 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
210 upper_32_bits(evt->dma));
211 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
212 DWC3_GEVNTSIZ_SIZE(evt->length));
213 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
214 }
215
216 return 0;
217}
218
219static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
220{
221 struct dwc3_event_buffer *evt;
222 int n;
223
224 for (n = 0; n < dwc->num_event_buffers; n++) {
225 evt = dwc->ev_buffs[n];
226
227 evt->lpos = 0;
228
229 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
230 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
232 | DWC3_GEVNTSIZ_SIZE(0));
233 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
234 }
235}
236
237static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
238{
239 if (!dwc->has_hibernation)
240 return 0;
241
242 if (!dwc->nr_scratch)
243 return 0;
244
245 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
246 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
247 if (!dwc->scratchbuf)
248 return -ENOMEM;
249
250 return 0;
251}
252
253static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
254{
255 dma_addr_t scratch_addr;
256 u32 param;
257 int ret;
258
259 if (!dwc->has_hibernation)
260 return 0;
261
262 if (!dwc->nr_scratch)
263 return 0;
264
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530265 scratch_addr = dma_map_single(dwc->scratchbuf,
266 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
267 DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530268 if (dma_mapping_error(dwc->dev, scratch_addr)) {
269 dev_err(dwc->dev, "failed to map scratch buffer\n");
270 ret = -EFAULT;
271 goto err0;
272 }
273
274 dwc->scratch_addr = scratch_addr;
275
276 param = lower_32_bits(scratch_addr);
277
278 ret = dwc3_send_gadget_generic_command(dwc,
279 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
280 if (ret < 0)
281 goto err1;
282
283 param = upper_32_bits(scratch_addr);
284
285 ret = dwc3_send_gadget_generic_command(dwc,
286 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
287 if (ret < 0)
288 goto err1;
289
290 return 0;
291
292err1:
Masahiro Yamada05a5dba2020-02-14 16:40:18 +0900293 dma_unmap_single(scratch_addr, dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
294 DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530295
296err0:
297 return ret;
298}
299
300static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
301{
302 if (!dwc->has_hibernation)
303 return;
304
305 if (!dwc->nr_scratch)
306 return;
307
Masahiro Yamada05a5dba2020-02-14 16:40:18 +0900308 dma_unmap_single(dwc->scratch_addr, dwc->nr_scratch *
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530309 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530310 kfree(dwc->scratchbuf);
311}
312
313static void dwc3_core_num_eps(struct dwc3 *dwc)
314{
315 struct dwc3_hwparams *parms = &dwc->hwparams;
316
317 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
318 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
319
320 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
321 dwc->num_in_eps, dwc->num_out_eps);
322}
323
324static void dwc3_cache_hwparams(struct dwc3 *dwc)
325{
326 struct dwc3_hwparams *parms = &dwc->hwparams;
327
328 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
329 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
330 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
331 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
332 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
333 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
334 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
335 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
336 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
337}
338
Frank Wanga4a29122020-05-26 11:34:30 +0800339static void dwc3_hsphy_mode_setup(struct dwc3 *dwc)
340{
341 enum usb_phy_interface hsphy_mode = dwc->hsphy_mode;
342 u32 reg;
343
344 /* Set dwc3 usb2 phy config */
345 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
346
347 switch (hsphy_mode) {
348 case USBPHY_INTERFACE_MODE_UTMI:
349 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
350 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
351 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
352 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
353 break;
354 case USBPHY_INTERFACE_MODE_UTMIW:
355 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
356 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
357 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
358 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
359 break;
360 default:
361 break;
362 }
363
364 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
365}
366
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530367/**
368 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
369 * @dwc: Pointer to our controller context structure
370 */
371static void dwc3_phy_setup(struct dwc3 *dwc)
372{
373 u32 reg;
374
375 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
376
377 /*
378 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
379 * to '0' during coreConsultant configuration. So default value
380 * will be '0' when the core is reset. Application needs to set it
381 * to '1' after the core initialization is completed.
382 */
383 if (dwc->revision > DWC3_REVISION_194A)
384 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
385
386 if (dwc->u2ss_inp3_quirk)
387 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
388
389 if (dwc->req_p1p2p3_quirk)
390 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
391
392 if (dwc->del_p1p2p3_quirk)
393 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
394
395 if (dwc->del_phy_power_chg_quirk)
396 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
397
398 if (dwc->lfps_filter_quirk)
399 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
400
401 if (dwc->rx_detect_poll_quirk)
402 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
403
404 if (dwc->tx_de_emphasis_quirk)
405 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
406
407 if (dwc->dis_u3_susphy_quirk)
408 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
409
Jagan Tekic1157dc2020-05-06 13:20:25 +0530410 if (dwc->dis_del_phy_power_chg_quirk)
411 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
412
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530413 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
414
Frank Wanga4a29122020-05-26 11:34:30 +0800415 dwc3_hsphy_mode_setup(dwc);
416
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530417 mdelay(100);
418
419 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
420
421 /*
422 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
423 * '0' during coreConsultant configuration. So default value will
424 * be '0' when the core is reset. Application needs to set it to
425 * '1' after the core initialization is completed.
426 */
427 if (dwc->revision > DWC3_REVISION_194A)
428 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
429
430 if (dwc->dis_u2_susphy_quirk)
431 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
432
Frank Wang0c3b6f52020-05-26 11:33:46 +0800433 if (dwc->dis_enblslpm_quirk)
434 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
435
Frank Wangb29bcd72020-05-26 11:33:47 +0800436 if (dwc->dis_u2_freeclk_exists_quirk)
437 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
438
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530439 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
440
441 mdelay(100);
442}
443
444/**
445 * dwc3_core_init - Low-level initialization of DWC3 Core
446 * @dwc: Pointer to our controller context structure
447 *
448 * Returns 0 on success otherwise negative errno.
449 */
450static int dwc3_core_init(struct dwc3 *dwc)
451{
452 unsigned long timeout;
453 u32 hwparams4 = dwc->hwparams.hwparams4;
454 u32 reg;
455 int ret;
456
457 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
458 /* This should read as U3 followed by revision number */
459 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
460 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
461 ret = -ENODEV;
462 goto err0;
463 }
464 dwc->revision = reg;
465
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530466 /* Handle USB2.0-only core configuration */
467 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
468 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
469 if (dwc->maximum_speed == USB_SPEED_SUPER)
470 dwc->maximum_speed = USB_SPEED_HIGH;
471 }
472
473 /* issue device SoftReset too */
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530474 timeout = 5000;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530475 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530476 while (timeout--) {
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530477 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
478 if (!(reg & DWC3_DCTL_CSFTRST))
479 break;
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530480 };
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530481
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530482 if (!timeout) {
483 dev_err(dwc->dev, "Reset Timed Out\n");
484 ret = -ETIMEDOUT;
485 goto err0;
486 }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530487
T Karthik Reddy7bb245a2019-05-01 10:14:49 +0530488 dwc3_phy_setup(dwc);
489
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530490 ret = dwc3_core_soft_reset(dwc);
491 if (ret)
492 goto err0;
493
494 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
495 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
496
497 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
498 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
499 /**
500 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
501 * issue which would cause xHCI compliance tests to fail.
502 *
503 * Because of that we cannot enable clock gating on such
504 * configurations.
505 *
506 * Refers to:
507 *
508 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
509 * SOF/ITP Mode Used
510 */
511 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
512 dwc->dr_mode == USB_DR_MODE_OTG) &&
513 (dwc->revision >= DWC3_REVISION_210A &&
514 dwc->revision <= DWC3_REVISION_250A))
515 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
516 else
517 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
518 break;
519 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
520 /* enable hibernation here */
521 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
522
523 /*
524 * REVISIT Enabling this bit so that host-mode hibernation
525 * will work. Device-mode hibernation is not yet implemented.
526 */
527 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
528 break;
529 default:
530 dev_dbg(dwc->dev, "No power optimization available\n");
531 }
532
533 /* check if current dwc3 is on simulation board */
534 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
535 dev_dbg(dwc->dev, "it is on FPGA board\n");
536 dwc->is_fpga = true;
537 }
538
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530539 if(dwc->disable_scramble_quirk && !dwc->is_fpga)
540 WARN(true,
541 "disable_scramble cannot be used on non-FPGA builds\n");
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530542
543 if (dwc->disable_scramble_quirk && dwc->is_fpga)
544 reg |= DWC3_GCTL_DISSCRAMBLE;
545 else
546 reg &= ~DWC3_GCTL_DISSCRAMBLE;
547
548 if (dwc->u2exit_lfps_quirk)
549 reg |= DWC3_GCTL_U2EXIT_LFPS;
550
551 /*
552 * WORKAROUND: DWC3 revisions <1.90a have a bug
553 * where the device can fail to connect at SuperSpeed
554 * and falls back to high-speed mode which causes
555 * the device to enter a Connect/Disconnect loop
556 */
557 if (dwc->revision < DWC3_REVISION_190A)
558 reg |= DWC3_GCTL_U2RSTECN;
559
560 dwc3_core_num_eps(dwc);
561
562 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
563
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530564 ret = dwc3_alloc_scratch_buffers(dwc);
565 if (ret)
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530566 goto err0;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530567
568 ret = dwc3_setup_scratch_buffers(dwc);
569 if (ret)
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530570 goto err1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530571
572 return 0;
573
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530574err1:
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530575 dwc3_free_scratch_buffers(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530576
577err0:
578 return ret;
579}
580
581static void dwc3_core_exit(struct dwc3 *dwc)
582{
583 dwc3_free_scratch_buffers(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530584}
585
586static int dwc3_core_init_mode(struct dwc3 *dwc)
587{
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530588 int ret;
589
590 switch (dwc->dr_mode) {
591 case USB_DR_MODE_PERIPHERAL:
592 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
593 ret = dwc3_gadget_init(dwc);
594 if (ret) {
595 dev_err(dev, "failed to initialize gadget\n");
596 return ret;
597 }
598 break;
599 case USB_DR_MODE_HOST:
600 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
601 ret = dwc3_host_init(dwc);
602 if (ret) {
603 dev_err(dev, "failed to initialize host\n");
604 return ret;
605 }
606 break;
607 case USB_DR_MODE_OTG:
608 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
609 ret = dwc3_host_init(dwc);
610 if (ret) {
611 dev_err(dev, "failed to initialize host\n");
612 return ret;
613 }
614
615 ret = dwc3_gadget_init(dwc);
616 if (ret) {
617 dev_err(dev, "failed to initialize gadget\n");
618 return ret;
619 }
620 break;
621 default:
622 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
623 return -EINVAL;
624 }
625
626 return 0;
627}
628
Jean-Jacques Hiblot73a1b8b2019-09-11 11:33:45 +0200629static void dwc3_gadget_run(struct dwc3 *dwc)
630{
631 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_RUN_STOP);
632 mdelay(100);
633}
634
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530635static void dwc3_core_exit_mode(struct dwc3 *dwc)
636{
637 switch (dwc->dr_mode) {
638 case USB_DR_MODE_PERIPHERAL:
639 dwc3_gadget_exit(dwc);
640 break;
641 case USB_DR_MODE_HOST:
642 dwc3_host_exit(dwc);
643 break;
644 case USB_DR_MODE_OTG:
645 dwc3_host_exit(dwc);
646 dwc3_gadget_exit(dwc);
647 break;
648 default:
649 /* do nothing */
650 break;
651 }
Jean-Jacques Hiblot73a1b8b2019-09-11 11:33:45 +0200652
653 /*
654 * switch back to peripheral mode
655 * This enables the phy to enter idle and then, if enabled, suspend.
656 */
657 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
658 dwc3_gadget_run(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530659}
660
661#define DWC3_ALIGN_MASK (16 - 1)
662
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530663/**
664 * dwc3_uboot_init - dwc3 core uboot initialization code
665 * @dwc3_dev: struct dwc3_device containing initialization data
666 *
667 * Entry point for dwc3 driver (equivalent to dwc3_probe in linux
668 * kernel driver). Pointer to dwc3_device should be passed containing
669 * base address and other initialization data. Returns '0' on success and
670 * a negative value on failure.
671 *
672 * Generally called from board_usb_init() implemented in board file.
673 */
674int dwc3_uboot_init(struct dwc3_device *dwc3_dev)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530675{
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530676 struct dwc3 *dwc;
Felipe Balbi424305f2015-10-01 14:22:18 -0500677 struct device *dev = NULL;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530678 u8 lpm_nyet_threshold;
679 u8 tx_de_emphasis;
680 u8 hird_threshold;
681
682 int ret;
683
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530684 void *mem;
685
Mugunthan V N121f93c2018-05-18 13:10:27 +0200686 mem = devm_kzalloc((struct udevice *)dev,
687 sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530688 if (!mem)
689 return -ENOMEM;
690
691 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
692 dwc->mem = mem;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530693
Michal Simek698cd6f2015-10-30 16:24:06 +0100694 dwc->regs = (void *)(uintptr_t)(dwc3_dev->base +
695 DWC3_GLOBALS_REGS_START);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530696
697 /* default to highest possible threshold */
698 lpm_nyet_threshold = 0xff;
699
700 /* default to -3.5dB de-emphasis */
701 tx_de_emphasis = 1;
702
703 /*
704 * default to assert utmi_sleep_n and use maximum allowed HIRD
705 * threshold value of 0b1100
706 */
707 hird_threshold = 12;
708
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530709 dwc->maximum_speed = dwc3_dev->maximum_speed;
710 dwc->has_lpm_erratum = dwc3_dev->has_lpm_erratum;
711 if (dwc3_dev->lpm_nyet_threshold)
712 lpm_nyet_threshold = dwc3_dev->lpm_nyet_threshold;
713 dwc->is_utmi_l1_suspend = dwc3_dev->is_utmi_l1_suspend;
714 if (dwc3_dev->hird_threshold)
715 hird_threshold = dwc3_dev->hird_threshold;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530716
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530717 dwc->needs_fifo_resize = dwc3_dev->tx_fifo_resize;
718 dwc->dr_mode = dwc3_dev->dr_mode;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530719
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530720 dwc->disable_scramble_quirk = dwc3_dev->disable_scramble_quirk;
721 dwc->u2exit_lfps_quirk = dwc3_dev->u2exit_lfps_quirk;
722 dwc->u2ss_inp3_quirk = dwc3_dev->u2ss_inp3_quirk;
723 dwc->req_p1p2p3_quirk = dwc3_dev->req_p1p2p3_quirk;
724 dwc->del_p1p2p3_quirk = dwc3_dev->del_p1p2p3_quirk;
725 dwc->del_phy_power_chg_quirk = dwc3_dev->del_phy_power_chg_quirk;
726 dwc->lfps_filter_quirk = dwc3_dev->lfps_filter_quirk;
727 dwc->rx_detect_poll_quirk = dwc3_dev->rx_detect_poll_quirk;
728 dwc->dis_u3_susphy_quirk = dwc3_dev->dis_u3_susphy_quirk;
729 dwc->dis_u2_susphy_quirk = dwc3_dev->dis_u2_susphy_quirk;
Jagan Tekic1157dc2020-05-06 13:20:25 +0530730 dwc->dis_del_phy_power_chg_quirk = dwc3_dev->dis_del_phy_power_chg_quirk;
Jagan Teki0ece2f72020-05-26 11:33:48 +0800731 dwc->dis_tx_ipgap_linecheck_quirk = dwc3_dev->dis_tx_ipgap_linecheck_quirk;
Frank Wang0c3b6f52020-05-26 11:33:46 +0800732 dwc->dis_enblslpm_quirk = dwc3_dev->dis_enblslpm_quirk;
Frank Wangb29bcd72020-05-26 11:33:47 +0800733 dwc->dis_u2_freeclk_exists_quirk = dwc3_dev->dis_u2_freeclk_exists_quirk;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530734
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530735 dwc->tx_de_emphasis_quirk = dwc3_dev->tx_de_emphasis_quirk;
736 if (dwc3_dev->tx_de_emphasis)
737 tx_de_emphasis = dwc3_dev->tx_de_emphasis;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530738
739 /* default to superspeed if no maximum_speed passed */
740 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
741 dwc->maximum_speed = USB_SPEED_SUPER;
742
743 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
744 dwc->tx_de_emphasis = tx_de_emphasis;
745
746 dwc->hird_threshold = hird_threshold
747 | (dwc->is_utmi_l1_suspend << 4);
748
Frank Wanga4a29122020-05-26 11:34:30 +0800749 dwc->hsphy_mode = dwc3_dev->hsphy_mode;
750
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530751 dwc->index = dwc3_dev->index;
752
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530753 dwc3_cache_hwparams(dwc);
754
755 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
756 if (ret) {
757 dev_err(dwc->dev, "failed to allocate event buffers\n");
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530758 return -ENOMEM;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530759 }
760
Jean-Jacques Hiblot731a2a32019-09-11 11:33:53 +0200761 if (!IS_ENABLED(CONFIG_USB_DWC3_GADGET))
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530762 dwc->dr_mode = USB_DR_MODE_HOST;
Jean-Jacques Hiblot731a2a32019-09-11 11:33:53 +0200763 else if (!IS_ENABLED(CONFIG_USB_HOST))
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530764 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
765
766 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
767 dwc->dr_mode = USB_DR_MODE_OTG;
768
769 ret = dwc3_core_init(dwc);
770 if (ret) {
771 dev_err(dev, "failed to initialize core\n");
772 goto err0;
773 }
774
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530775 ret = dwc3_event_buffers_setup(dwc);
776 if (ret) {
777 dev_err(dwc->dev, "failed to setup event buffers\n");
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530778 goto err1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530779 }
780
781 ret = dwc3_core_init_mode(dwc);
782 if (ret)
783 goto err2;
784
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530785 list_add_tail(&dwc->list, &dwc3_list);
786
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530787 return 0;
788
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530789err2:
790 dwc3_event_buffers_cleanup(dwc);
791
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530792err1:
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530793 dwc3_core_exit(dwc);
794
795err0:
796 dwc3_free_event_buffers(dwc);
797
798 return ret;
799}
800
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530801/**
802 * dwc3_uboot_exit - dwc3 core uboot cleanup code
803 * @index: index of this controller
804 *
805 * Performs cleanup of memory allocated in dwc3_uboot_init and other misc
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530806 * cleanups (equivalent to dwc3_remove in linux). index of _this_ controller
807 * should be passed and should match with the index passed in
808 * dwc3_device during init.
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530809 *
810 * Generally called from board file.
811 */
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530812void dwc3_uboot_exit(int index)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530813{
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530814 struct dwc3 *dwc;
815
816 list_for_each_entry(dwc, &dwc3_list, list) {
817 if (dwc->index != index)
818 continue;
819
820 dwc3_core_exit_mode(dwc);
821 dwc3_event_buffers_cleanup(dwc);
822 dwc3_free_event_buffers(dwc);
823 dwc3_core_exit(dwc);
824 list_del(&dwc->list);
825 kfree(dwc->mem);
826 break;
827 }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530828}
829
Kishon Vijay Abraham I1cee7b12015-02-23 18:40:06 +0530830/**
831 * dwc3_uboot_handle_interrupt - handle dwc3 core interrupt
832 * @index: index of this controller
833 *
834 * Invokes dwc3 gadget interrupts.
835 *
836 * Generally called from board file.
837 */
838void dwc3_uboot_handle_interrupt(int index)
839{
840 struct dwc3 *dwc = NULL;
841
842 list_for_each_entry(dwc, &dwc3_list, list) {
843 if (dwc->index != index)
844 continue;
845
846 dwc3_gadget_uboot_handle_interrupt(dwc);
847 break;
848 }
849}
850
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530851MODULE_ALIAS("platform:dwc3");
852MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
853MODULE_LICENSE("GPL v2");
854MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200855
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100856#if CONFIG_IS_ENABLED(PHY) && CONFIG_IS_ENABLED(DM_USB)
developerf8bced12020-05-02 11:35:13 +0200857int dwc3_setup_phy(struct udevice *dev, struct phy_bulk *phys)
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100858{
developerf8bced12020-05-02 11:35:13 +0200859 int ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100860
developerf8bced12020-05-02 11:35:13 +0200861 ret = generic_phy_get_bulk(dev, phys);
862 if (ret)
863 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100864
developerf8bced12020-05-02 11:35:13 +0200865 ret = generic_phy_init_bulk(phys);
866 if (ret)
867 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100868
developerf8bced12020-05-02 11:35:13 +0200869 ret = generic_phy_power_on_bulk(phys);
870 if (ret)
871 generic_phy_exit_bulk(phys);
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100872
873 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100874}
875
developerf8bced12020-05-02 11:35:13 +0200876int dwc3_shutdown_phy(struct udevice *dev, struct phy_bulk *phys)
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100877{
developerf8bced12020-05-02 11:35:13 +0200878 int ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100879
developerf8bced12020-05-02 11:35:13 +0200880 ret = generic_phy_power_off_bulk(phys);
881 ret |= generic_phy_exit_bulk(phys);
882 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100883}
884#endif
885
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200886#if CONFIG_IS_ENABLED(DM_USB)
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +0200887void dwc3_of_parse(struct dwc3 *dwc)
888{
889 const u8 *tmp;
890 struct udevice *dev = dwc->dev;
891 u8 lpm_nyet_threshold;
892 u8 tx_de_emphasis;
893 u8 hird_threshold;
894
895 /* default to highest possible threshold */
896 lpm_nyet_threshold = 0xff;
897
898 /* default to -3.5dB de-emphasis */
899 tx_de_emphasis = 1;
900
901 /*
902 * default to assert utmi_sleep_n and use maximum allowed HIRD
903 * threshold value of 0b1100
904 */
905 hird_threshold = 12;
906
Frank Wanga4a29122020-05-26 11:34:30 +0800907 dwc->hsphy_mode = usb_get_phy_mode(dev->node);
908
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +0200909 dwc->has_lpm_erratum = dev_read_bool(dev,
910 "snps,has-lpm-erratum");
911 tmp = dev_read_u8_array_ptr(dev, "snps,lpm-nyet-threshold", 1);
912 if (tmp)
913 lpm_nyet_threshold = *tmp;
914
915 dwc->is_utmi_l1_suspend = dev_read_bool(dev,
916 "snps,is-utmi-l1-suspend");
917 tmp = dev_read_u8_array_ptr(dev, "snps,hird-threshold", 1);
918 if (tmp)
919 hird_threshold = *tmp;
920
921 dwc->disable_scramble_quirk = dev_read_bool(dev,
922 "snps,disable_scramble_quirk");
923 dwc->u2exit_lfps_quirk = dev_read_bool(dev,
924 "snps,u2exit_lfps_quirk");
925 dwc->u2ss_inp3_quirk = dev_read_bool(dev,
926 "snps,u2ss_inp3_quirk");
927 dwc->req_p1p2p3_quirk = dev_read_bool(dev,
928 "snps,req_p1p2p3_quirk");
929 dwc->del_p1p2p3_quirk = dev_read_bool(dev,
930 "snps,del_p1p2p3_quirk");
931 dwc->del_phy_power_chg_quirk = dev_read_bool(dev,
932 "snps,del_phy_power_chg_quirk");
933 dwc->lfps_filter_quirk = dev_read_bool(dev,
934 "snps,lfps_filter_quirk");
935 dwc->rx_detect_poll_quirk = dev_read_bool(dev,
936 "snps,rx_detect_poll_quirk");
937 dwc->dis_u3_susphy_quirk = dev_read_bool(dev,
938 "snps,dis_u3_susphy_quirk");
939 dwc->dis_u2_susphy_quirk = dev_read_bool(dev,
940 "snps,dis_u2_susphy_quirk");
Jagan Tekic1157dc2020-05-06 13:20:25 +0530941 dwc->dis_del_phy_power_chg_quirk = dev_read_bool(dev,
942 "snps,dis-del-phy-power-chg-quirk");
Jagan Teki0ece2f72020-05-26 11:33:48 +0800943 dwc->dis_tx_ipgap_linecheck_quirk = dev_read_bool(dev,
944 "snps,dis-tx-ipgap-linecheck-quirk");
Frank Wang0c3b6f52020-05-26 11:33:46 +0800945 dwc->dis_enblslpm_quirk = dev_read_bool(dev,
946 "snps,dis_enblslpm_quirk");
Frank Wangb29bcd72020-05-26 11:33:47 +0800947 dwc->dis_u2_freeclk_exists_quirk = dev_read_bool(dev,
948 "snps,dis-u2-freeclk-exists-quirk");
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +0200949 dwc->tx_de_emphasis_quirk = dev_read_bool(dev,
950 "snps,tx_de_emphasis_quirk");
951 tmp = dev_read_u8_array_ptr(dev, "snps,tx_de_emphasis", 1);
952 if (tmp)
953 tx_de_emphasis = *tmp;
954
955 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
956 dwc->tx_de_emphasis = tx_de_emphasis;
957
958 dwc->hird_threshold = hird_threshold
959 | (dwc->is_utmi_l1_suspend << 4);
960}
961
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200962int dwc3_init(struct dwc3 *dwc)
963{
964 int ret;
Jagan Teki0ece2f72020-05-26 11:33:48 +0800965 u32 reg;
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200966
967 dwc3_cache_hwparams(dwc);
968
969 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
970 if (ret) {
971 dev_err(dwc->dev, "failed to allocate event buffers\n");
972 return -ENOMEM;
973 }
974
975 ret = dwc3_core_init(dwc);
976 if (ret) {
977 dev_err(dev, "failed to initialize core\n");
978 goto core_fail;
979 }
980
981 ret = dwc3_event_buffers_setup(dwc);
982 if (ret) {
983 dev_err(dwc->dev, "failed to setup event buffers\n");
984 goto event_fail;
985 }
986
Jagan Teki0ece2f72020-05-26 11:33:48 +0800987 if (dwc->revision >= DWC3_REVISION_250A) {
988 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
989
990 /*
991 * Enable hardware control of sending remote wakeup
992 * in HS when the device is in the L1 state.
993 */
994 if (dwc->revision >= DWC3_REVISION_290A)
995 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
996
997 if (dwc->dis_tx_ipgap_linecheck_quirk)
998 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
999
1000 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
1001 }
1002
Jagan Teki461409b2020-05-26 11:34:29 +08001003 if (dwc->dr_mode == USB_DR_MODE_HOST ||
1004 dwc->dr_mode == USB_DR_MODE_OTG) {
1005 reg = dwc3_readl(dwc->regs, DWC3_GUCTL);
1006
1007 reg |= DWC3_GUCTL_HSTINAUTORETRY;
1008
1009 dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
1010 }
1011
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001012 ret = dwc3_core_init_mode(dwc);
1013 if (ret)
1014 goto mode_fail;
1015
1016 return 0;
1017
1018mode_fail:
1019 dwc3_event_buffers_cleanup(dwc);
1020
1021event_fail:
1022 dwc3_core_exit(dwc);
1023
1024core_fail:
1025 dwc3_free_event_buffers(dwc);
1026
1027 return ret;
1028}
1029
1030void dwc3_remove(struct dwc3 *dwc)
1031{
1032 dwc3_core_exit_mode(dwc);
1033 dwc3_event_buffers_cleanup(dwc);
1034 dwc3_free_event_buffers(dwc);
1035 dwc3_core_exit(dwc);
1036 kfree(dwc->mem);
1037}
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001038#endif