blob: b399c9bea9913b76bc231b1ea7fa30c38f9c39f2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05302/**
3 * core.c - DesignWare USB3 DRD Controller Core file
4 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05305 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05306 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053010 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.c) and ported
11 * to uboot.
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053012 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +053013 * commit cd72f890d2 : usb: dwc3: core: enable phy suspend quirk on non-FPGA
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053014 */
15
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053016#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070017#include <cpu_func.h>
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053018#include <malloc.h>
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +053019#include <dwc3-uboot.h>
Simon Glass9bc15642020-02-03 07:36:16 -070020#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070021#include <dm/devres.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060022#include <linux/bug.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada6373a172020-02-14 16:40:19 +090024#include <linux/dma-mapping.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070025#include <linux/err.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053026#include <linux/ioport.h>
Mugunthan V N121f93c2018-05-18 13:10:27 +020027#include <dm.h>
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +010028#include <generic-phy.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053029#include <linux/usb/ch9.h>
30#include <linux/usb/gadget.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053031
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053032#include "core.h"
33#include "gadget.h"
34#include "io.h"
35
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +053036#include "linux-compat.h"
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053037
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +053038static LIST_HEAD(dwc3_list);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053039/* -------------------------------------------------------------------------- */
40
Joonyoung Shimbf35c602015-03-03 17:32:09 +010041static void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053042{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
46 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
47 reg |= DWC3_GCTL_PRTCAPDIR(mode);
48 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
49}
50
51/**
52 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
53 * @dwc: pointer to our context structure
54 */
55static int dwc3_core_soft_reset(struct dwc3 *dwc)
56{
57 u32 reg;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053058
59 /* Before Resetting PHY, put Core in Reset */
60 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
61 reg |= DWC3_GCTL_CORESOFTRESET;
62 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
63
64 /* Assert USB3 PHY reset */
65 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
66 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
67 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
68
69 /* Assert USB2 PHY reset */
70 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
71 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
72 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
73
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053074 mdelay(100);
75
76 /* Clear USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Clear USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
86 mdelay(100);
87
88 /* After PHYs are stable we can take Core out of reset state */
89 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
90 reg &= ~DWC3_GCTL_CORESOFTRESET;
91 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
92
93 return 0;
94}
95
96/**
97 * dwc3_free_one_event_buffer - Frees one event buffer
98 * @dwc: Pointer to our controller context structure
99 * @evt: Pointer to event buffer to be freed
100 */
101static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
102 struct dwc3_event_buffer *evt)
103{
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530104 dma_free_coherent(evt->buf);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530105}
106
107/**
108 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
109 * @dwc: Pointer to our controller context structure
110 * @length: size of the event buffer
111 *
112 * Returns a pointer to the allocated event buffer structure on success
113 * otherwise ERR_PTR(errno).
114 */
115static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
116 unsigned length)
117{
118 struct dwc3_event_buffer *evt;
119
Mugunthan V N121f93c2018-05-18 13:10:27 +0200120 evt = devm_kzalloc((struct udevice *)dwc->dev, sizeof(*evt),
121 GFP_KERNEL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530122 if (!evt)
123 return ERR_PTR(-ENOMEM);
124
125 evt->dwc = dwc;
126 evt->length = length;
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530127 evt->buf = dma_alloc_coherent(length,
128 (unsigned long *)&evt->dma);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530129 if (!evt->buf)
130 return ERR_PTR(-ENOMEM);
131
Philipp Tomsich8e17c162017-04-06 16:58:53 +0200132 dwc3_flush_cache((uintptr_t)evt->buf, evt->length);
133
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530134 return evt;
135}
136
137/**
138 * dwc3_free_event_buffers - frees all allocated event buffers
139 * @dwc: Pointer to our controller context structure
140 */
141static void dwc3_free_event_buffers(struct dwc3 *dwc)
142{
143 struct dwc3_event_buffer *evt;
144 int i;
145
146 for (i = 0; i < dwc->num_event_buffers; i++) {
147 evt = dwc->ev_buffs[i];
148 if (evt)
149 dwc3_free_one_event_buffer(dwc, evt);
150 }
151}
152
153/**
154 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
155 * @dwc: pointer to our controller context structure
156 * @length: size of event buffer
157 *
158 * Returns 0 on success otherwise negative errno. In the error case, dwc
159 * may contain some buffers allocated but not all which were requested.
160 */
161static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
162{
163 int num;
164 int i;
165
166 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
167 dwc->num_event_buffers = num;
168
Kishon Vijay Abraham Ic7bdfe32015-02-23 18:40:13 +0530169 dwc->ev_buffs = memalign(CONFIG_SYS_CACHELINE_SIZE,
170 sizeof(*dwc->ev_buffs) * num);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530171 if (!dwc->ev_buffs)
172 return -ENOMEM;
173
174 for (i = 0; i < num; i++) {
175 struct dwc3_event_buffer *evt;
176
177 evt = dwc3_alloc_one_event_buffer(dwc, length);
178 if (IS_ERR(evt)) {
179 dev_err(dwc->dev, "can't allocate event buffer\n");
180 return PTR_ERR(evt);
181 }
182 dwc->ev_buffs[i] = evt;
183 }
184
185 return 0;
186}
187
188/**
189 * dwc3_event_buffers_setup - setup our allocated event buffers
190 * @dwc: pointer to our controller context structure
191 *
192 * Returns 0 on success otherwise negative errno.
193 */
194static int dwc3_event_buffers_setup(struct dwc3 *dwc)
195{
196 struct dwc3_event_buffer *evt;
197 int n;
198
199 for (n = 0; n < dwc->num_event_buffers; n++) {
200 evt = dwc->ev_buffs[n];
201 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
202 evt->buf, (unsigned long long) evt->dma,
203 evt->length);
204
205 evt->lpos = 0;
206
207 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
208 lower_32_bits(evt->dma));
209 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
210 upper_32_bits(evt->dma));
211 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
212 DWC3_GEVNTSIZ_SIZE(evt->length));
213 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
214 }
215
216 return 0;
217}
218
219static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
220{
221 struct dwc3_event_buffer *evt;
222 int n;
223
224 for (n = 0; n < dwc->num_event_buffers; n++) {
225 evt = dwc->ev_buffs[n];
226
227 evt->lpos = 0;
228
229 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
230 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
232 | DWC3_GEVNTSIZ_SIZE(0));
233 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
234 }
235}
236
237static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
238{
239 if (!dwc->has_hibernation)
240 return 0;
241
242 if (!dwc->nr_scratch)
243 return 0;
244
245 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
246 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
247 if (!dwc->scratchbuf)
248 return -ENOMEM;
249
250 return 0;
251}
252
253static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
254{
255 dma_addr_t scratch_addr;
256 u32 param;
257 int ret;
258
259 if (!dwc->has_hibernation)
260 return 0;
261
262 if (!dwc->nr_scratch)
263 return 0;
264
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530265 scratch_addr = dma_map_single(dwc->scratchbuf,
266 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
267 DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530268 if (dma_mapping_error(dwc->dev, scratch_addr)) {
269 dev_err(dwc->dev, "failed to map scratch buffer\n");
270 ret = -EFAULT;
271 goto err0;
272 }
273
274 dwc->scratch_addr = scratch_addr;
275
276 param = lower_32_bits(scratch_addr);
277
278 ret = dwc3_send_gadget_generic_command(dwc,
279 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
280 if (ret < 0)
281 goto err1;
282
283 param = upper_32_bits(scratch_addr);
284
285 ret = dwc3_send_gadget_generic_command(dwc,
286 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
287 if (ret < 0)
288 goto err1;
289
290 return 0;
291
292err1:
Masahiro Yamada05a5dba2020-02-14 16:40:18 +0900293 dma_unmap_single(scratch_addr, dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
294 DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530295
296err0:
297 return ret;
298}
299
300static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
301{
302 if (!dwc->has_hibernation)
303 return;
304
305 if (!dwc->nr_scratch)
306 return;
307
Masahiro Yamada05a5dba2020-02-14 16:40:18 +0900308 dma_unmap_single(dwc->scratch_addr, dwc->nr_scratch *
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530309 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530310 kfree(dwc->scratchbuf);
311}
312
313static void dwc3_core_num_eps(struct dwc3 *dwc)
314{
315 struct dwc3_hwparams *parms = &dwc->hwparams;
316
317 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
318 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
319
320 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
321 dwc->num_in_eps, dwc->num_out_eps);
322}
323
324static void dwc3_cache_hwparams(struct dwc3 *dwc)
325{
326 struct dwc3_hwparams *parms = &dwc->hwparams;
327
328 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
329 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
330 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
331 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
332 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
333 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
334 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
335 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
336 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
337}
338
339/**
340 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
341 * @dwc: Pointer to our controller context structure
342 */
343static void dwc3_phy_setup(struct dwc3 *dwc)
344{
345 u32 reg;
346
347 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
348
349 /*
350 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
351 * to '0' during coreConsultant configuration. So default value
352 * will be '0' when the core is reset. Application needs to set it
353 * to '1' after the core initialization is completed.
354 */
355 if (dwc->revision > DWC3_REVISION_194A)
356 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
357
358 if (dwc->u2ss_inp3_quirk)
359 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
360
361 if (dwc->req_p1p2p3_quirk)
362 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
363
364 if (dwc->del_p1p2p3_quirk)
365 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
366
367 if (dwc->del_phy_power_chg_quirk)
368 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
369
370 if (dwc->lfps_filter_quirk)
371 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
372
373 if (dwc->rx_detect_poll_quirk)
374 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
375
376 if (dwc->tx_de_emphasis_quirk)
377 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
378
379 if (dwc->dis_u3_susphy_quirk)
380 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
381
Jagan Tekic1157dc2020-05-06 13:20:25 +0530382 if (dwc->dis_del_phy_power_chg_quirk)
383 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
384
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530385 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
386
387 mdelay(100);
388
389 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
390
391 /*
392 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
393 * '0' during coreConsultant configuration. So default value will
394 * be '0' when the core is reset. Application needs to set it to
395 * '1' after the core initialization is completed.
396 */
397 if (dwc->revision > DWC3_REVISION_194A)
398 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
399
400 if (dwc->dis_u2_susphy_quirk)
401 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
402
Frank Wang0c3b6f52020-05-26 11:33:46 +0800403 if (dwc->dis_enblslpm_quirk)
404 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
405
Frank Wangb29bcd72020-05-26 11:33:47 +0800406 if (dwc->dis_u2_freeclk_exists_quirk)
407 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
408
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530409 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
410
411 mdelay(100);
412}
413
414/**
415 * dwc3_core_init - Low-level initialization of DWC3 Core
416 * @dwc: Pointer to our controller context structure
417 *
418 * Returns 0 on success otherwise negative errno.
419 */
420static int dwc3_core_init(struct dwc3 *dwc)
421{
422 unsigned long timeout;
423 u32 hwparams4 = dwc->hwparams.hwparams4;
424 u32 reg;
425 int ret;
426
427 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
428 /* This should read as U3 followed by revision number */
429 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
430 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
431 ret = -ENODEV;
432 goto err0;
433 }
434 dwc->revision = reg;
435
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530436 /* Handle USB2.0-only core configuration */
437 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
438 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
439 if (dwc->maximum_speed == USB_SPEED_SUPER)
440 dwc->maximum_speed = USB_SPEED_HIGH;
441 }
442
443 /* issue device SoftReset too */
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530444 timeout = 5000;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530445 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530446 while (timeout--) {
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530447 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
448 if (!(reg & DWC3_DCTL_CSFTRST))
449 break;
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530450 };
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530451
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530452 if (!timeout) {
453 dev_err(dwc->dev, "Reset Timed Out\n");
454 ret = -ETIMEDOUT;
455 goto err0;
456 }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530457
T Karthik Reddy7bb245a2019-05-01 10:14:49 +0530458 dwc3_phy_setup(dwc);
459
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530460 ret = dwc3_core_soft_reset(dwc);
461 if (ret)
462 goto err0;
463
464 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
465 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
466
467 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
468 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
469 /**
470 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
471 * issue which would cause xHCI compliance tests to fail.
472 *
473 * Because of that we cannot enable clock gating on such
474 * configurations.
475 *
476 * Refers to:
477 *
478 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
479 * SOF/ITP Mode Used
480 */
481 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
482 dwc->dr_mode == USB_DR_MODE_OTG) &&
483 (dwc->revision >= DWC3_REVISION_210A &&
484 dwc->revision <= DWC3_REVISION_250A))
485 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
486 else
487 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
488 break;
489 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
490 /* enable hibernation here */
491 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
492
493 /*
494 * REVISIT Enabling this bit so that host-mode hibernation
495 * will work. Device-mode hibernation is not yet implemented.
496 */
497 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
498 break;
499 default:
500 dev_dbg(dwc->dev, "No power optimization available\n");
501 }
502
503 /* check if current dwc3 is on simulation board */
504 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
505 dev_dbg(dwc->dev, "it is on FPGA board\n");
506 dwc->is_fpga = true;
507 }
508
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530509 if(dwc->disable_scramble_quirk && !dwc->is_fpga)
510 WARN(true,
511 "disable_scramble cannot be used on non-FPGA builds\n");
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530512
513 if (dwc->disable_scramble_quirk && dwc->is_fpga)
514 reg |= DWC3_GCTL_DISSCRAMBLE;
515 else
516 reg &= ~DWC3_GCTL_DISSCRAMBLE;
517
518 if (dwc->u2exit_lfps_quirk)
519 reg |= DWC3_GCTL_U2EXIT_LFPS;
520
521 /*
522 * WORKAROUND: DWC3 revisions <1.90a have a bug
523 * where the device can fail to connect at SuperSpeed
524 * and falls back to high-speed mode which causes
525 * the device to enter a Connect/Disconnect loop
526 */
527 if (dwc->revision < DWC3_REVISION_190A)
528 reg |= DWC3_GCTL_U2RSTECN;
529
530 dwc3_core_num_eps(dwc);
531
532 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
533
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530534 ret = dwc3_alloc_scratch_buffers(dwc);
535 if (ret)
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530536 goto err0;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530537
538 ret = dwc3_setup_scratch_buffers(dwc);
539 if (ret)
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530540 goto err1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530541
542 return 0;
543
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530544err1:
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530545 dwc3_free_scratch_buffers(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530546
547err0:
548 return ret;
549}
550
551static void dwc3_core_exit(struct dwc3 *dwc)
552{
553 dwc3_free_scratch_buffers(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530554}
555
556static int dwc3_core_init_mode(struct dwc3 *dwc)
557{
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530558 int ret;
559
560 switch (dwc->dr_mode) {
561 case USB_DR_MODE_PERIPHERAL:
562 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
563 ret = dwc3_gadget_init(dwc);
564 if (ret) {
565 dev_err(dev, "failed to initialize gadget\n");
566 return ret;
567 }
568 break;
569 case USB_DR_MODE_HOST:
570 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
571 ret = dwc3_host_init(dwc);
572 if (ret) {
573 dev_err(dev, "failed to initialize host\n");
574 return ret;
575 }
576 break;
577 case USB_DR_MODE_OTG:
578 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
579 ret = dwc3_host_init(dwc);
580 if (ret) {
581 dev_err(dev, "failed to initialize host\n");
582 return ret;
583 }
584
585 ret = dwc3_gadget_init(dwc);
586 if (ret) {
587 dev_err(dev, "failed to initialize gadget\n");
588 return ret;
589 }
590 break;
591 default:
592 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
593 return -EINVAL;
594 }
595
596 return 0;
597}
598
Jean-Jacques Hiblot73a1b8b2019-09-11 11:33:45 +0200599static void dwc3_gadget_run(struct dwc3 *dwc)
600{
601 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_RUN_STOP);
602 mdelay(100);
603}
604
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530605static void dwc3_core_exit_mode(struct dwc3 *dwc)
606{
607 switch (dwc->dr_mode) {
608 case USB_DR_MODE_PERIPHERAL:
609 dwc3_gadget_exit(dwc);
610 break;
611 case USB_DR_MODE_HOST:
612 dwc3_host_exit(dwc);
613 break;
614 case USB_DR_MODE_OTG:
615 dwc3_host_exit(dwc);
616 dwc3_gadget_exit(dwc);
617 break;
618 default:
619 /* do nothing */
620 break;
621 }
Jean-Jacques Hiblot73a1b8b2019-09-11 11:33:45 +0200622
623 /*
624 * switch back to peripheral mode
625 * This enables the phy to enter idle and then, if enabled, suspend.
626 */
627 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
628 dwc3_gadget_run(dwc);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530629}
630
Jagan Teki106c71f2019-11-19 13:56:20 +0530631static void dwc3_uboot_hsphy_mode(struct dwc3_device *dwc3_dev,
632 struct dwc3 *dwc)
633{
634 enum usb_phy_interface hsphy_mode = dwc3_dev->hsphy_mode;
635 u32 reg;
636
637 /* Set dwc3 usb2 phy config */
638 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Jagan Teki106c71f2019-11-19 13:56:20 +0530639
640 switch (hsphy_mode) {
641 case USBPHY_INTERFACE_MODE_UTMI:
Jagan Teki5abcf942019-12-18 13:00:02 +0530642 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
643 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
644 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
645 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
Jagan Teki106c71f2019-11-19 13:56:20 +0530646 break;
647 case USBPHY_INTERFACE_MODE_UTMIW:
Jagan Teki5abcf942019-12-18 13:00:02 +0530648 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
649 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
650 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
651 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
Jagan Teki106c71f2019-11-19 13:56:20 +0530652 break;
653 default:
654 break;
655 }
656
657 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
658}
659
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530660#define DWC3_ALIGN_MASK (16 - 1)
661
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530662/**
663 * dwc3_uboot_init - dwc3 core uboot initialization code
664 * @dwc3_dev: struct dwc3_device containing initialization data
665 *
666 * Entry point for dwc3 driver (equivalent to dwc3_probe in linux
667 * kernel driver). Pointer to dwc3_device should be passed containing
668 * base address and other initialization data. Returns '0' on success and
669 * a negative value on failure.
670 *
671 * Generally called from board_usb_init() implemented in board file.
672 */
673int dwc3_uboot_init(struct dwc3_device *dwc3_dev)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530674{
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530675 struct dwc3 *dwc;
Felipe Balbi424305f2015-10-01 14:22:18 -0500676 struct device *dev = NULL;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530677 u8 lpm_nyet_threshold;
678 u8 tx_de_emphasis;
679 u8 hird_threshold;
680
681 int ret;
682
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530683 void *mem;
684
Mugunthan V N121f93c2018-05-18 13:10:27 +0200685 mem = devm_kzalloc((struct udevice *)dev,
686 sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530687 if (!mem)
688 return -ENOMEM;
689
690 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
691 dwc->mem = mem;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530692
Michal Simek698cd6f2015-10-30 16:24:06 +0100693 dwc->regs = (void *)(uintptr_t)(dwc3_dev->base +
694 DWC3_GLOBALS_REGS_START);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530695
696 /* default to highest possible threshold */
697 lpm_nyet_threshold = 0xff;
698
699 /* default to -3.5dB de-emphasis */
700 tx_de_emphasis = 1;
701
702 /*
703 * default to assert utmi_sleep_n and use maximum allowed HIRD
704 * threshold value of 0b1100
705 */
706 hird_threshold = 12;
707
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530708 dwc->maximum_speed = dwc3_dev->maximum_speed;
709 dwc->has_lpm_erratum = dwc3_dev->has_lpm_erratum;
710 if (dwc3_dev->lpm_nyet_threshold)
711 lpm_nyet_threshold = dwc3_dev->lpm_nyet_threshold;
712 dwc->is_utmi_l1_suspend = dwc3_dev->is_utmi_l1_suspend;
713 if (dwc3_dev->hird_threshold)
714 hird_threshold = dwc3_dev->hird_threshold;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530715
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530716 dwc->needs_fifo_resize = dwc3_dev->tx_fifo_resize;
717 dwc->dr_mode = dwc3_dev->dr_mode;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530718
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530719 dwc->disable_scramble_quirk = dwc3_dev->disable_scramble_quirk;
720 dwc->u2exit_lfps_quirk = dwc3_dev->u2exit_lfps_quirk;
721 dwc->u2ss_inp3_quirk = dwc3_dev->u2ss_inp3_quirk;
722 dwc->req_p1p2p3_quirk = dwc3_dev->req_p1p2p3_quirk;
723 dwc->del_p1p2p3_quirk = dwc3_dev->del_p1p2p3_quirk;
724 dwc->del_phy_power_chg_quirk = dwc3_dev->del_phy_power_chg_quirk;
725 dwc->lfps_filter_quirk = dwc3_dev->lfps_filter_quirk;
726 dwc->rx_detect_poll_quirk = dwc3_dev->rx_detect_poll_quirk;
727 dwc->dis_u3_susphy_quirk = dwc3_dev->dis_u3_susphy_quirk;
728 dwc->dis_u2_susphy_quirk = dwc3_dev->dis_u2_susphy_quirk;
Jagan Tekic1157dc2020-05-06 13:20:25 +0530729 dwc->dis_del_phy_power_chg_quirk = dwc3_dev->dis_del_phy_power_chg_quirk;
Jagan Teki0ece2f72020-05-26 11:33:48 +0800730 dwc->dis_tx_ipgap_linecheck_quirk = dwc3_dev->dis_tx_ipgap_linecheck_quirk;
Frank Wang0c3b6f52020-05-26 11:33:46 +0800731 dwc->dis_enblslpm_quirk = dwc3_dev->dis_enblslpm_quirk;
Frank Wangb29bcd72020-05-26 11:33:47 +0800732 dwc->dis_u2_freeclk_exists_quirk = dwc3_dev->dis_u2_freeclk_exists_quirk;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530733
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530734 dwc->tx_de_emphasis_quirk = dwc3_dev->tx_de_emphasis_quirk;
735 if (dwc3_dev->tx_de_emphasis)
736 tx_de_emphasis = dwc3_dev->tx_de_emphasis;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530737
738 /* default to superspeed if no maximum_speed passed */
739 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
740 dwc->maximum_speed = USB_SPEED_SUPER;
741
742 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
743 dwc->tx_de_emphasis = tx_de_emphasis;
744
745 dwc->hird_threshold = hird_threshold
746 | (dwc->is_utmi_l1_suspend << 4);
747
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530748 dwc->index = dwc3_dev->index;
749
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530750 dwc3_cache_hwparams(dwc);
751
752 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
753 if (ret) {
754 dev_err(dwc->dev, "failed to allocate event buffers\n");
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530755 return -ENOMEM;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530756 }
757
Jean-Jacques Hiblot731a2a32019-09-11 11:33:53 +0200758 if (!IS_ENABLED(CONFIG_USB_DWC3_GADGET))
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530759 dwc->dr_mode = USB_DR_MODE_HOST;
Jean-Jacques Hiblot731a2a32019-09-11 11:33:53 +0200760 else if (!IS_ENABLED(CONFIG_USB_HOST))
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530761 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
762
763 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
764 dwc->dr_mode = USB_DR_MODE_OTG;
765
766 ret = dwc3_core_init(dwc);
767 if (ret) {
768 dev_err(dev, "failed to initialize core\n");
769 goto err0;
770 }
771
Jagan Teki106c71f2019-11-19 13:56:20 +0530772 dwc3_uboot_hsphy_mode(dwc3_dev, dwc);
773
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530774 ret = dwc3_event_buffers_setup(dwc);
775 if (ret) {
776 dev_err(dwc->dev, "failed to setup event buffers\n");
Kishon Vijay Abraham I99030d72015-02-23 18:40:02 +0530777 goto err1;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530778 }
779
780 ret = dwc3_core_init_mode(dwc);
781 if (ret)
782 goto err2;
783
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530784 list_add_tail(&dwc->list, &dwc3_list);
785
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530786 return 0;
787
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530788err2:
789 dwc3_event_buffers_cleanup(dwc);
790
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530791err1:
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530792 dwc3_core_exit(dwc);
793
794err0:
795 dwc3_free_event_buffers(dwc);
796
797 return ret;
798}
799
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530800/**
801 * dwc3_uboot_exit - dwc3 core uboot cleanup code
802 * @index: index of this controller
803 *
804 * Performs cleanup of memory allocated in dwc3_uboot_init and other misc
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530805 * cleanups (equivalent to dwc3_remove in linux). index of _this_ controller
806 * should be passed and should match with the index passed in
807 * dwc3_device during init.
Kishon Vijay Abraham Ibfbf05d2015-02-23 18:40:04 +0530808 *
809 * Generally called from board file.
810 */
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530811void dwc3_uboot_exit(int index)
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530812{
Kishon Vijay Abraham Idc5c6532015-02-23 18:40:05 +0530813 struct dwc3 *dwc;
814
815 list_for_each_entry(dwc, &dwc3_list, list) {
816 if (dwc->index != index)
817 continue;
818
819 dwc3_core_exit_mode(dwc);
820 dwc3_event_buffers_cleanup(dwc);
821 dwc3_free_event_buffers(dwc);
822 dwc3_core_exit(dwc);
823 list_del(&dwc->list);
824 kfree(dwc->mem);
825 break;
826 }
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530827}
828
Kishon Vijay Abraham I1cee7b12015-02-23 18:40:06 +0530829/**
830 * dwc3_uboot_handle_interrupt - handle dwc3 core interrupt
831 * @index: index of this controller
832 *
833 * Invokes dwc3 gadget interrupts.
834 *
835 * Generally called from board file.
836 */
837void dwc3_uboot_handle_interrupt(int index)
838{
839 struct dwc3 *dwc = NULL;
840
841 list_for_each_entry(dwc, &dwc3_list, list) {
842 if (dwc->index != index)
843 continue;
844
845 dwc3_gadget_uboot_handle_interrupt(dwc);
846 break;
847 }
848}
849
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +0530850MODULE_ALIAS("platform:dwc3");
851MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
852MODULE_LICENSE("GPL v2");
853MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200854
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100855#if CONFIG_IS_ENABLED(PHY) && CONFIG_IS_ENABLED(DM_USB)
developerf8bced12020-05-02 11:35:13 +0200856int dwc3_setup_phy(struct udevice *dev, struct phy_bulk *phys)
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100857{
developerf8bced12020-05-02 11:35:13 +0200858 int ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100859
developerf8bced12020-05-02 11:35:13 +0200860 ret = generic_phy_get_bulk(dev, phys);
861 if (ret)
862 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100863
developerf8bced12020-05-02 11:35:13 +0200864 ret = generic_phy_init_bulk(phys);
865 if (ret)
866 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100867
developerf8bced12020-05-02 11:35:13 +0200868 ret = generic_phy_power_on_bulk(phys);
869 if (ret)
870 generic_phy_exit_bulk(phys);
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100871
872 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100873}
874
developerf8bced12020-05-02 11:35:13 +0200875int dwc3_shutdown_phy(struct udevice *dev, struct phy_bulk *phys)
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100876{
developerf8bced12020-05-02 11:35:13 +0200877 int ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100878
developerf8bced12020-05-02 11:35:13 +0200879 ret = generic_phy_power_off_bulk(phys);
880 ret |= generic_phy_exit_bulk(phys);
881 return ret;
Jean-Jacques Hiblot3de978a2018-11-29 10:52:45 +0100882}
883#endif
884
Jean-Jacques Hiblot175cd7c2019-09-11 11:33:50 +0200885#if CONFIG_IS_ENABLED(DM_USB)
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +0200886void dwc3_of_parse(struct dwc3 *dwc)
887{
888 const u8 *tmp;
889 struct udevice *dev = dwc->dev;
890 u8 lpm_nyet_threshold;
891 u8 tx_de_emphasis;
892 u8 hird_threshold;
893
894 /* default to highest possible threshold */
895 lpm_nyet_threshold = 0xff;
896
897 /* default to -3.5dB de-emphasis */
898 tx_de_emphasis = 1;
899
900 /*
901 * default to assert utmi_sleep_n and use maximum allowed HIRD
902 * threshold value of 0b1100
903 */
904 hird_threshold = 12;
905
906 dwc->has_lpm_erratum = dev_read_bool(dev,
907 "snps,has-lpm-erratum");
908 tmp = dev_read_u8_array_ptr(dev, "snps,lpm-nyet-threshold", 1);
909 if (tmp)
910 lpm_nyet_threshold = *tmp;
911
912 dwc->is_utmi_l1_suspend = dev_read_bool(dev,
913 "snps,is-utmi-l1-suspend");
914 tmp = dev_read_u8_array_ptr(dev, "snps,hird-threshold", 1);
915 if (tmp)
916 hird_threshold = *tmp;
917
918 dwc->disable_scramble_quirk = dev_read_bool(dev,
919 "snps,disable_scramble_quirk");
920 dwc->u2exit_lfps_quirk = dev_read_bool(dev,
921 "snps,u2exit_lfps_quirk");
922 dwc->u2ss_inp3_quirk = dev_read_bool(dev,
923 "snps,u2ss_inp3_quirk");
924 dwc->req_p1p2p3_quirk = dev_read_bool(dev,
925 "snps,req_p1p2p3_quirk");
926 dwc->del_p1p2p3_quirk = dev_read_bool(dev,
927 "snps,del_p1p2p3_quirk");
928 dwc->del_phy_power_chg_quirk = dev_read_bool(dev,
929 "snps,del_phy_power_chg_quirk");
930 dwc->lfps_filter_quirk = dev_read_bool(dev,
931 "snps,lfps_filter_quirk");
932 dwc->rx_detect_poll_quirk = dev_read_bool(dev,
933 "snps,rx_detect_poll_quirk");
934 dwc->dis_u3_susphy_quirk = dev_read_bool(dev,
935 "snps,dis_u3_susphy_quirk");
936 dwc->dis_u2_susphy_quirk = dev_read_bool(dev,
937 "snps,dis_u2_susphy_quirk");
Jagan Tekic1157dc2020-05-06 13:20:25 +0530938 dwc->dis_del_phy_power_chg_quirk = dev_read_bool(dev,
939 "snps,dis-del-phy-power-chg-quirk");
Jagan Teki0ece2f72020-05-26 11:33:48 +0800940 dwc->dis_tx_ipgap_linecheck_quirk = dev_read_bool(dev,
941 "snps,dis-tx-ipgap-linecheck-quirk");
Frank Wang0c3b6f52020-05-26 11:33:46 +0800942 dwc->dis_enblslpm_quirk = dev_read_bool(dev,
943 "snps,dis_enblslpm_quirk");
Frank Wangb29bcd72020-05-26 11:33:47 +0800944 dwc->dis_u2_freeclk_exists_quirk = dev_read_bool(dev,
945 "snps,dis-u2-freeclk-exists-quirk");
Jean-Jacques Hiblotce868d02019-09-11 11:33:52 +0200946 dwc->tx_de_emphasis_quirk = dev_read_bool(dev,
947 "snps,tx_de_emphasis_quirk");
948 tmp = dev_read_u8_array_ptr(dev, "snps,tx_de_emphasis", 1);
949 if (tmp)
950 tx_de_emphasis = *tmp;
951
952 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
953 dwc->tx_de_emphasis = tx_de_emphasis;
954
955 dwc->hird_threshold = hird_threshold
956 | (dwc->is_utmi_l1_suspend << 4);
957}
958
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200959int dwc3_init(struct dwc3 *dwc)
960{
961 int ret;
Jagan Teki0ece2f72020-05-26 11:33:48 +0800962 u32 reg;
Mugunthan V N5f7ff712018-05-18 13:15:04 +0200963
964 dwc3_cache_hwparams(dwc);
965
966 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
967 if (ret) {
968 dev_err(dwc->dev, "failed to allocate event buffers\n");
969 return -ENOMEM;
970 }
971
972 ret = dwc3_core_init(dwc);
973 if (ret) {
974 dev_err(dev, "failed to initialize core\n");
975 goto core_fail;
976 }
977
978 ret = dwc3_event_buffers_setup(dwc);
979 if (ret) {
980 dev_err(dwc->dev, "failed to setup event buffers\n");
981 goto event_fail;
982 }
983
Jagan Teki0ece2f72020-05-26 11:33:48 +0800984 if (dwc->revision >= DWC3_REVISION_250A) {
985 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
986
987 /*
988 * Enable hardware control of sending remote wakeup
989 * in HS when the device is in the L1 state.
990 */
991 if (dwc->revision >= DWC3_REVISION_290A)
992 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
993
994 if (dwc->dis_tx_ipgap_linecheck_quirk)
995 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
996
997 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
998 }
999
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001000 ret = dwc3_core_init_mode(dwc);
1001 if (ret)
1002 goto mode_fail;
1003
1004 return 0;
1005
1006mode_fail:
1007 dwc3_event_buffers_cleanup(dwc);
1008
1009event_fail:
1010 dwc3_core_exit(dwc);
1011
1012core_fail:
1013 dwc3_free_event_buffers(dwc);
1014
1015 return ret;
1016}
1017
1018void dwc3_remove(struct dwc3 *dwc)
1019{
1020 dwc3_core_exit_mode(dwc);
1021 dwc3_event_buffers_cleanup(dwc);
1022 dwc3_free_event_buffers(dwc);
1023 dwc3_core_exit(dwc);
1024 kfree(dwc->mem);
1025}
Mugunthan V N5f7ff712018-05-18 13:15:04 +02001026#endif