blob: 0064fc8a9d5afe7b00aad60658b9124d348a6b91 [file] [log] [blame]
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
Dinh Nguyene6a52ca2015-04-15 16:44:32 -05009#include <asm/pl310.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <asm/u-boot.h>
11#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000012#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000013#include <asm/arch/reset_manager.h>
14#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050015#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060016#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050017#include <asm/arch/clock_manager.h>
18#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Marek Vasutaf657612015-07-09 05:15:40 +020020#include <asm/arch/scu.h>
21#include <asm/arch/nic301.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050025static struct pl310_regs *const pl310 =
26 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Marek Vasutaf657612015-07-09 05:15:40 +020027static struct scu_registers *scu_regs =
28 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
29static struct nic301_registers *nic301_regs =
30 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
Marek Vasut46193c32015-07-21 16:11:16 +020031static struct socfpga_system_manager *sysmgr_regs =
32 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasutaf657612015-07-09 05:15:40 +020033
Marek Vasut1a7728f2015-07-09 05:36:23 +020034u32 spl_boot_device(void)
35{
Marek Vasut46193c32015-07-21 16:11:16 +020036 const u32 bsel = readl(&sysmgr_regs->bootinfo);
37
38 switch (bsel & 0x7) {
39 case 0x1: /* FPGA (HPS2FPGA Bridge) */
40 return BOOT_DEVICE_RAM;
41 case 0x2: /* NAND Flash (1.8V) */
42 case 0x3: /* NAND Flash (3.0V) */
Marek Vasut796c4c22015-12-20 04:00:42 +010043 socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
Marek Vasut46193c32015-07-21 16:11:16 +020044 return BOOT_DEVICE_NAND;
45 case 0x4: /* SD/MMC External Transceiver (1.8V) */
46 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
47 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
48 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
49 return BOOT_DEVICE_MMC1;
50 case 0x6: /* QSPI Flash (1.8V) */
51 case 0x7: /* QSPI Flash (3.0V) */
52 socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
53 return BOOT_DEVICE_SPI;
54 default:
55 printf("Invalid boot device (bsel=%08x)!\n", bsel);
56 hang();
57 }
Marek Vasut1029caf2015-07-10 00:04:23 +020058}
59
60#ifdef CONFIG_SPL_MMC_SUPPORT
Marek Vasut64d64bb2016-05-14 23:42:07 +020061u32 spl_boot_mode(const u32 boot_device)
Marek Vasut1029caf2015-07-10 00:04:23 +020062{
63#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
64 return MMCSD_MODE_FS;
65#else
66 return MMCSD_MODE_RAW;
67#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020068}
Marek Vasut1029caf2015-07-10 00:04:23 +020069#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020070
Marek Vasutaf657612015-07-09 05:15:40 +020071static void socfpga_nic301_slave_ns(void)
72{
73 writel(0x1, &nic301_regs->lwhps2fpgaregs);
74 writel(0x1, &nic301_regs->hps2fpgaregs);
75 writel(0x1, &nic301_regs->acp);
76 writel(0x1, &nic301_regs->rom);
77 writel(0x1, &nic301_regs->ocram);
78 writel(0x1, &nic301_regs->sdrdata);
79}
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050080
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050081void board_init_f(ulong dummy)
82{
Marek Vasut1a7728f2015-07-09 05:36:23 +020083#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
84 const struct cm_config *cm_default_cfg = cm_get_default_config();
85#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020086 unsigned long sdram_size;
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050087 unsigned long reg;
Marek Vasut1a7728f2015-07-09 05:36:23 +020088
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050089 /*
90 * First C code to run. Clear fake OCRAM ECC first as SBE
91 * and DBE might triggered during power on
92 */
93 reg = readl(&sysmgr_regs->eccgrp_ocram);
94 if (reg & SYSMGR_ECC_OCRAM_SERR)
95 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
96 &sysmgr_regs->eccgrp_ocram);
97 if (reg & SYSMGR_ECC_OCRAM_DERR)
98 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
99 &sysmgr_regs->eccgrp_ocram);
100
101 memset(__bss_start, 0, __bss_end - __bss_start);
102
Marek Vasutaf657612015-07-09 05:15:40 +0200103 socfpga_nic301_slave_ns();
104
105 /* Configure ARM MPU SNSAC register. */
106 setbits_le32(&scu_regs->sacr, 0xfff);
107
Dinh Nguyene6a52ca2015-04-15 16:44:32 -0500108 /* Remap SDRAM to 0x0 */
Marek Vasutaf657612015-07-09 05:15:40 +0200109 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
Dinh Nguyene6a52ca2015-04-15 16:44:32 -0500110 writel(0x1, &pl310->pl310_addr_filter_start);
111
Chin Liang See70fa4e72013-09-11 11:24:48 -0500112#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
Chin Liang See6ae44732013-12-02 12:01:39 -0600113 debug("Freezing all I/O banks\n");
114 /* freeze all IO banks */
115 sys_mgr_frzctrl_freeze_req();
116
Marek Vasut8784e7e2015-07-09 05:21:02 +0200117 /* Put everything into reset but L4WD0. */
118 socfpga_per_reset_all();
119 /* Put FPGA bridges into reset too. */
120 socfpga_bridges_reset(1);
121
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200122 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
123 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
124 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen2c6fca32015-03-30 17:01:05 -0500125
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500126 timer_init();
127
Chin Liang Seecb350602014-03-04 22:13:53 -0600128 debug("Reconfigure Clock Manager\n");
129 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800130 if (cm_basic_init(cm_default_cfg))
131 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600132
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500133 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200134 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500135
Chin Liang See63550242014-06-10 01:17:42 -0500136 /* configure the IOCSR / IO buffer settings */
137 if (scan_mgr_configure_iocsr())
138 hang();
139
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200140 sysmgr_config_warmrstcfgio(0);
141
Chin Liang See70fa4e72013-09-11 11:24:48 -0500142 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200143 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500144 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200145 sysmgr_config_warmrstcfgio(0);
146
Chin Liang See70fa4e72013-09-11 11:24:48 -0500147#endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
148
Marek Vasut8784e7e2015-07-09 05:21:02 +0200149 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000150 reset_deassert_peripherals_handoff();
Marek Vasut8784e7e2015-07-09 05:21:02 +0200151 socfpga_bridges_reset(0);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000152
Chin Liang See6ae44732013-12-02 12:01:39 -0600153 debug("Unfreezing/Thaw all I/O banks\n");
154 /* unfreeze / thaw all IO banks */
155 sys_mgr_frzctrl_thaw_req();
156
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000157 /* enable console uart printing */
158 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500159
160 if (sdram_mmr_init_full(0xffffffff) != 0) {
161 puts("SDRAM init failed.\n");
162 hang();
163 }
164
165 debug("SDRAM: Calibrating PHY\n");
166 /* SDRAM calibration */
167 if (sdram_calibration_full() == 0) {
168 puts("SDRAM calibration failed.\n");
169 hang();
170 }
Dinh Nguyen4b86cbb2015-03-30 17:01:09 -0500171
172 sdram_size = sdram_calculate_size();
173 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500174
175 /* Sanity check ensure correct SDRAM size specified */
176 if (get_ram_size(0, sdram_size) != sdram_size) {
177 puts("SDRAM size check failed!\n");
178 hang();
179 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200180
181 socfpga_bridges_reset(1);
Marek Vasut1a7728f2015-07-09 05:36:23 +0200182
Marek Vasutffb8e7f2015-07-12 15:23:28 +0200183 /* Configure simple malloc base pointer into RAM. */
184 gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000185}