blob: a1a9742bfa4adba337fe25caa7cea769f21ddf88 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Zhao Chenhui2436cb12011-08-24 13:20:04 +08003 * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05004 *
5 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05006 */
7
8#include <common.h>
Simon Glass18afe102019-11-14 12:57:47 -07009#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050011#include <pci.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070012#include <vsprintf.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050013#include <asm/processor.h>
Jon Loeligerc378bae2008-03-18 13:51:06 -050014#include <asm/mmu.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050015#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050016#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070017#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060018#include <asm/fsl_serdes.h>
Andy Fleming239e75f2006-09-13 10:34:18 -050019#include <miiphy.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090021#include <linux/libfdt.h>
Kumar Galad28ced32007-11-29 00:11:44 -060022#include <fdt_support.h>
chenhui zhaod1077b62011-09-06 16:41:18 +000023#include <tsec.h>
24#include <fsl_mdio.h>
25#include <netdev.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026
27#include "../common/cadmus.h"
28#include "../common/eeprom.h"
Matthew McClintockaa6dd062006-06-28 10:46:13 -050029#include "../common/via.h"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050030
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050031void local_bus_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050032
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050033int checkboard (void)
34{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
36 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050037
38 /* PCI slot in USER bits CSR[6:7] by convention. */
39 uint pci_slot = get_pci_slot ();
40
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041 uint cpu_board_rev = get_cpu_board_revision ();
42
chenhui zhaoe97171e2011-10-13 13:40:59 +080043 puts("Board: MPC8548CDS");
44 printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
45 get_board_version(), pci_slot);
46 printf(" Daughtercard Rev: %d.%d (0x%04x)\n",
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050047 MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
48 MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050049 /*
50 * Initialize local bus.
51 */
52 local_bus_init ();
53
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050054 /*
55 * Hack TSEC 3 and 4 IO voltages.
56 */
57 gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
58
Ed Swarthout95ae0a02007-07-27 01:50:52 -050059 ecm->eedr = 0xffffffff; /* clear ecm errors */
60 ecm->eeer = 0xffffffff; /* enable ecm errors */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050061 return 0;
62}
63
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050064/*
65 * Initialize Local Bus
66 */
67void
68local_bus_init(void)
69{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050071 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050072
73 uint clkdiv;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050074 sys_info_t sysinfo;
75
76 get_sys_info(&sysinfo);
Trent Piepho1b560ac2008-12-03 15:16:34 -080077 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050078
79 gur->lbiuiplldcr1 = 0x00078080;
80 if (clkdiv == 16) {
81 gur->lbiuiplldcr0 = 0x7c0f1bf0;
82 } else if (clkdiv == 8) {
83 gur->lbiuiplldcr0 = 0x6c0f1bf0;
84 } else if (clkdiv == 4) {
85 gur->lbiuiplldcr0 = 0x5c0f1bf0;
86 }
87
88 lbc->lcrr |= 0x00030000;
89
90 asm("sync;isync;msync");
Ed Swarthout95ae0a02007-07-27 01:50:52 -050091
92 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
93 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050094}
95
96/*
97 * Initialize SDRAM memory on the Local Bus.
98 */
Becky Bruceb88d3d02010-12-17 17:17:57 -060099void lbc_sdram_init(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500100{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500102
103 uint idx;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500104 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500106 uint lsdmr_common;
107
Becky Bruce2d8ecac2010-12-17 17:17:59 -0600108 puts("LBC SDRAM: ");
109 print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
chenhui zhao33b53e42011-09-06 16:41:14 +0000110 "\n");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500111
112 /*
113 * Setup SDRAM Base and Option Registers
114 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500115 set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
116 set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500118 asm("msync");
119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
121 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500122 asm("msync");
123
124 /*
125 * MPC8548 uses "new" 15-16 style addressing.
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Gala727c6a62009-03-26 01:34:38 -0500128 lsdmr_common |= LSDMR_BSMA1516;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500129
130 /*
131 * Issue PRECHARGE ALL command.
132 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500133 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500134 asm("sync;msync");
135 *sdram_addr = 0xff;
136 ppcDcbf((unsigned long) sdram_addr);
137 udelay(100);
138
139 /*
140 * Issue 8 AUTO REFRESH commands.
141 */
142 for (idx = 0; idx < 8; idx++) {
Kumar Gala727c6a62009-03-26 01:34:38 -0500143 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500144 asm("sync;msync");
145 *sdram_addr = 0xff;
146 ppcDcbf((unsigned long) sdram_addr);
147 udelay(100);
148 }
149
150 /*
151 * Issue 8 MODE-set command.
152 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500153 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500154 asm("sync;msync");
155 *sdram_addr = 0xff;
156 ppcDcbf((unsigned long) sdram_addr);
157 udelay(100);
158
159 /*
160 * Issue NORMAL OP command.
161 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500162 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500163 asm("sync;msync");
164 *sdram_addr = 0xff;
165 ppcDcbf((unsigned long) sdram_addr);
166 udelay(200); /* Overkill. Must wait > 200 bus cycles */
167
168#endif /* enable SDRAM init */
169}
170
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000171#if (defined(CONFIG_PCI) || defined(CONFIG_PCI1)) && !defined(CONFIG_DM_PCI)
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500172/* For some reason the Tundra PCI bridge shows up on itself as a
173 * different device. Work around that by refusing to configure it.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500174 */
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500175void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500177static struct pci_config_table pci_mpc85xxcds_config_table[] = {
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500178 {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700179 {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
180 {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600181 mpc85xx_config_via_usbide, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700182 {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
183 mpc85xx_config_via_usb, {0,0,0}},
184 {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
185 mpc85xx_config_via_usb2, {0,0,0}},
186 {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600187 mpc85xx_config_via_power, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700188 {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
189 mpc85xx_config_via_ac97, {0,0,0}},
Andy Flemingdcd580b2007-02-24 01:08:13 -0600190 {},
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500191};
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500192
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800193static struct pci_controller pci1_hose;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500194#endif /* CONFIG_PCI */
195
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000196#if !defined(CONFIG_DM_PCI)
Kumar Galaa737f5a2009-11-04 11:15:29 -0600197void pci_init_board(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500198{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galaac799852010-12-17 10:21:22 -0600200 struct fsl_pci_info pci_info;
Kumar Galaa737f5a2009-11-04 11:15:29 -0600201 u32 devdisr, pordevsr, io_sel;
202 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
203 int first_free_busno = 0;
chenhui zhao701a8e42011-09-15 14:52:34 +0800204 char buf[32];
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500205
Kumar Galaa737f5a2009-11-04 11:15:29 -0600206 devdisr = in_be32(&gur->devdisr);
207 pordevsr = in_be32(&gur->pordevsr);
208 porpllsr = in_be32(&gur->porpllsr);
209 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500210
Kumar Galaa737f5a2009-11-04 11:15:29 -0600211 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500212
Kumar Galaa737f5a2009-11-04 11:15:29 -0600213#ifdef CONFIG_PCI1
214 pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
215 pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
216 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
217 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500218
Kumar Galaa737f5a2009-11-04 11:15:29 -0600219 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Galaac799852010-12-17 10:21:22 -0600220 SET_STD_PCI_INFO(pci_info, 1);
221 set_next_law(pci_info.mem_phys,
222 law_size_bits(pci_info.mem_size), pci_info.law);
223 set_next_law(pci_info.io_phys,
224 law_size_bits(pci_info.io_size), pci_info.law);
225
226 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
chenhui zhao33b53e42011-09-06 16:41:14 +0000227 printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500228 (pci_32) ? 32 : 64,
chenhui zhao701a8e42011-09-15 14:52:34 +0800229 strmhz(buf, pci_speed),
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500230 pci_clk_sel ? "sync" : "async",
231 pci_agent ? "agent" : "host",
Kumar Galaa737f5a2009-11-04 11:15:29 -0600232 pci_arb ? "arbiter" : "external-arbiter",
Kumar Galaac799852010-12-17 10:21:22 -0600233 pci_info.regs);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500234
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800235 pci1_hose.config_table = pci_mpc85xxcds_config_table;
Kumar Galaac799852010-12-17 10:21:22 -0600236 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galaa737f5a2009-11-04 11:15:29 -0600237 &pci1_hose, first_free_busno);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500238
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500239#ifdef CONFIG_PCIX_CHECK
Kumar Galaa737f5a2009-11-04 11:15:29 -0600240 if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500241 /* PCI-X init */
242 if (CONFIG_SYS_CLK_FREQ < 66000000)
243 printf("PCI-X will only work at 66 MHz\n");
244
245 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
246 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
247 pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
248 }
249#endif
250 } else {
chenhui zhao33b53e42011-09-06 16:41:14 +0000251 printf("PCI1: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500252 }
Kumar Galaa737f5a2009-11-04 11:15:29 -0600253
254 puts("\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500255#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600256 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500257#endif
258
259#ifdef CONFIG_PCI2
260{
Kumar Galaa737f5a2009-11-04 11:15:29 -0600261 uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500262 uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
263 if (pci_dual) {
Peter Tyser2b91f712010-10-29 17:59:24 -0500264 printf("PCI2: 32 bit, 66 MHz, %s\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500265 pci2_clk_sel ? "sync" : "async");
266 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500267 printf("PCI2: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500268 }
269}
270#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600271 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500272#endif /* CONFIG_PCI2 */
273
Kumar Galaac799852010-12-17 10:21:22 -0600274 fsl_pcie_init_board(first_free_busno);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275}
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000276#endif
Andy Fleming239e75f2006-09-13 10:34:18 -0500277
chenhui zhaod1077b62011-09-06 16:41:18 +0000278void configure_rgmii(void)
Andy Fleming239e75f2006-09-13 10:34:18 -0500279{
Jon Loeliger249688a2006-10-20 15:54:34 -0500280 unsigned short temp;
Andy Fleming239e75f2006-09-13 10:34:18 -0500281
282 /* Change the resistors for the PHY */
283 /* This is needed to get the RGMII working for the 1.3+
284 * CDS cards */
285 if (get_board_version() == 0x13) {
chenhui zhaod1077b62011-09-06 16:41:18 +0000286 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500287 TSEC1_PHY_ADDR, 29, 18);
288
chenhui zhaod1077b62011-09-06 16:41:18 +0000289 miiphy_read(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500290 TSEC1_PHY_ADDR, 30, &temp);
291
292 temp = (temp & 0xf03f);
293 temp |= 2 << 9; /* 36 ohm */
294 temp |= 2 << 6; /* 39 ohm */
295
chenhui zhaod1077b62011-09-06 16:41:18 +0000296 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500297 TSEC1_PHY_ADDR, 30, temp);
298
chenhui zhaod1077b62011-09-06 16:41:18 +0000299 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500300 TSEC1_PHY_ADDR, 29, 3);
301
chenhui zhaod1077b62011-09-06 16:41:18 +0000302 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500303 TSEC1_PHY_ADDR, 30, 0x8000);
304 }
305
chenhui zhaod1077b62011-09-06 16:41:18 +0000306 return;
Andy Fleming239e75f2006-09-13 10:34:18 -0500307}
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500308
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900309int board_eth_init(struct bd_info *bis)
chenhui zhaod1077b62011-09-06 16:41:18 +0000310{
Bin Mengd268e912016-01-11 22:41:15 -0800311#ifdef CONFIG_TSEC_ENET
chenhui zhaod1077b62011-09-06 16:41:18 +0000312 struct fsl_pq_mdio_info mdio_info;
313 struct tsec_info_struct tsec_info[4];
314 int num = 0;
315
316#ifdef CONFIG_TSEC1
317 SET_STD_TSEC_INFO(tsec_info[num], 1);
318 num++;
319#endif
320#ifdef CONFIG_TSEC2
321 SET_STD_TSEC_INFO(tsec_info[num], 2);
322 num++;
323#endif
324#ifdef CONFIG_TSEC3
325 /* initialize TSEC3 only if Carrier is 1.3 or above on CDS */
326 if (get_board_version() >= 0x13) {
327 SET_STD_TSEC_INFO(tsec_info[num], 3);
328 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
329 num++;
330 }
331#endif
332#ifdef CONFIG_TSEC4
333 /* initialize TSEC4 only if Carrier is 1.3 or above on CDS */
334 if (get_board_version() >= 0x13) {
335 SET_STD_TSEC_INFO(tsec_info[num], 4);
336 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
337 num++;
338 }
339#endif
340
341 if (!num) {
342 printf("No TSECs initialized\n");
343
344 return 0;
345 }
346
347 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
348 mdio_info.name = DEFAULT_MII_NAME;
349 fsl_pq_mdio_init(bis, &mdio_info);
350
351 tsec_eth_init(bis, tsec_info, num);
352 configure_rgmii();
Bin Mengd268e912016-01-11 22:41:15 -0800353#endif
chenhui zhaod1077b62011-09-06 16:41:18 +0000354
355 return pci_eth_init(bis);
356}
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500357
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000358#if defined(CONFIG_OF_BOARD_SETUP) && !defined(CONFIG_DM_PCI)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900359void ft_pci_setup(void *blob, struct bd_info *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500360{
Kumar Galad0f27d32010-07-08 22:37:44 -0500361 FT_FSL_PCI_SETUP;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500362}
363#endif