blob: bb6dd95d598a4151f8f935bea2d89302b4e66065 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020019#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060020#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * default CCSRBAR is at 0xff700000
24 * assume U-Boot is less than 0.5MB
25 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060028#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050030
Becky Bruce6c2bec32008-10-31 17:14:14 -050031/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060032 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe0000000
36
Kumar Gala46b208982011-01-04 17:45:13 -060037#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050039
Robert P. J. Daya8099812016-05-03 19:52:49 -040040#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050042#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050044
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050048#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060049#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050050
Wolfgang Denka1be4762008-05-20 16:00:29 +020051#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050052
Jon Loeliger465b9d82006-04-27 10:15:16 -050053/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050054 * L2CR setup -- make sure this is right for your board!
55 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050057#define L2_INIT 0
58#define L2_ENABLE (L2CR_L2E)
59
60#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050061#ifndef __ASSEMBLY__
62extern unsigned long get_board_sys_clk(unsigned long dummy);
63#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020064#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050065#endif
66
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070/*
Becky Bruce0bd25092008-11-06 17:37:35 -060071 * With the exception of PCI Memory and Rapid IO, most devices will simply
72 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
73 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
74 */
75#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050076#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060077#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050078#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060079#endif
80
81/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050082 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060085#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050087
Becky Bruce0bd25092008-11-06 17:37:35 -060088/* Physical addresses */
89#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050090#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
91#define CONFIG_SYS_CCSRBAR_PHYS \
92 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
93 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060094
york93799ca2010-07-02 22:25:52 +000095#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
96
Jon Loeliger5c8aa972006-04-26 17:58:56 -050097/*
98 * DDR Setup
99 */
York Sun59131452017-05-25 17:04:42 -0700100#define CONFIG_FSL_DDR_INTERACTIVE
Kumar Galacad506c2008-08-26 15:01:35 -0500101#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
102#define CONFIG_DDR_SPD
103
104#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
105#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600109#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500110#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500111
Kumar Galacad506c2008-08-26 15:01:35 -0500112#define CONFIG_DIMM_SLOTS_PER_CTLR 2
113#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500114
Kumar Galacad506c2008-08-26 15:01:35 -0500115/*
116 * I2C addresses of SPD EEPROMs
117 */
118#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
119#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
120#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
121#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500122
Kumar Galacad506c2008-08-26 15:01:35 -0500123/*
124 * These are used when DDR doesn't use SPD.
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
127#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
128#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
129#define CONFIG_SYS_DDR_TIMING_3 0x00000000
130#define CONFIG_SYS_DDR_TIMING_0 0x00260802
131#define CONFIG_SYS_DDR_TIMING_1 0x39357322
132#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
133#define CONFIG_SYS_DDR_MODE_1 0x00480432
134#define CONFIG_SYS_DDR_MODE_2 0x00000000
135#define CONFIG_SYS_DDR_INTERVAL 0x06090100
136#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
137#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
138#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
139#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
140#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
141#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500142
Jon Loeliger4eab6232008-01-15 13:42:41 -0600143#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200145#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
147#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500148
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600149#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500150#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
151#define CONFIG_SYS_FLASH_BASE_PHYS \
152 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
153 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600154
Becky Bruce1f642fc2009-02-02 16:34:52 -0600155#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500156
Becky Bruce0bd25092008-11-06 17:37:35 -0600157#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
158 | 0x00001001) /* port size 16bit */
159#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500160
Becky Bruce0bd25092008-11-06 17:37:35 -0600161#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
162 | 0x00001001) /* port size 16bit */
163#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500164
Becky Bruce0bd25092008-11-06 17:37:35 -0600165#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
166 | 0x00000801) /* port size 8bit */
167#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500168
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600169/*
170 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
171 * The PIXIS and CF by themselves aren't large enough to take up the 128k
172 * required for the smallest BAT mapping, so there's a 64k hole.
173 */
174#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500175#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500176
Kim Phillips53b34982007-08-21 17:00:17 -0500177#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600178#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500179#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
180#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
181 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600182#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500183#define PIXIS_ID 0x0 /* Board ID at offset 0 */
184#define PIXIS_VER 0x1 /* Board version at offset 1 */
185#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
186#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
187#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
188#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
189#define PIXIS_VCTL 0x10 /* VELA Control Register */
190#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
191#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
192#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500193#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
194#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500195#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
196#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
197#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
198#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500200
Becky Bruce74d126f2008-10-31 17:13:49 -0500201/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600202#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600203#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500204
Becky Bruce2e1aef02008-11-05 14:55:32 -0600205#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#undef CONFIG_SYS_FLASH_CHECKSUM
209#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
210#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200211#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600212#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
217#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500220#endif
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800223#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500225#endif
226
227#undef CONFIG_CLOCKS_IN_MHZ
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_INIT_RAM_LOCK 1
230#ifndef CONFIG_SYS_INIT_RAM_LOCK
231#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500234#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200235#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500236
Wolfgang Denk0191e472010-10-26 14:34:52 +0200237#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500239
Scott Wood8a9f2e02015-04-15 16:13:48 -0500240#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242
243/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_NS16550_SERIAL
245#define CONFIG_SYS_NS16550_REG_SIZE 1
246#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500249 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
252#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253
Jon Loeliger465b9d82006-04-27 10:15:16 -0500254/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500255 * I2C
256 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200257#define CONFIG_SYS_I2C
258#define CONFIG_SYS_I2C_FSL
259#define CONFIG_SYS_FSL_I2C_SPEED 400000
260#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
261#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
262#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500263
Jon Loeliger20836d42006-05-19 13:22:44 -0500264/*
265 * RapidIO MMU
266 */
Kumar Gala46b208982011-01-04 17:45:13 -0600267#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600268#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500269#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
270#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600271#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500272#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
273#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600274#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500275#define CONFIG_SYS_SRIO1_MEM_PHYS \
276 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
277 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600278#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500279
280/*
281 * General PCI
282 * Addresses are mapped 1-1.
283 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600284
Kumar Galadbbfb002010-12-17 10:47:36 -0600285#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500286#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600287#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500288#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500289#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
290#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600291#else
Kumar Galae78f6652010-07-09 00:02:34 -0500292#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500293#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
294#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600295#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500296#define CONFIG_SYS_PCIE1_MEM_PHYS \
297 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
298 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500299#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
300#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
301#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500302#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
303#define CONFIG_SYS_PCIE1_IO_PHYS \
304 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
305 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500306#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500307
Becky Bruce6a026a62009-02-03 18:10:56 -0600308#ifdef CONFIG_PHYS_64BIT
309/*
Kumar Galae78f6652010-07-09 00:02:34 -0500310 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600311 * This will increase the amount of PCI address space available for
312 * for mapping RAM.
313 */
Kumar Galae78f6652010-07-09 00:02:34 -0500314#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600315#else
Kumar Galae78f6652010-07-09 00:02:34 -0500316#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
317 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600318#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500319#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
320 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500321#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
322 + CONFIG_SYS_PCIE1_MEM_SIZE)
323#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500324#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
325 + CONFIG_SYS_PCIE1_MEM_SIZE)
326#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
327#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
328#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
329 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500330#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
331 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500332#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
333 + CONFIG_SYS_PCIE1_IO_SIZE)
334#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500335
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500336#if defined(CONFIG_PCI)
337
Wolfgang Denka1be4762008-05-20 16:00:29 +0200338#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500339
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500340#undef CONFIG_EEPRO100
341#undef CONFIG_TULIP
342
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200343/************************************************************
344 * USB support
345 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200346#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200347#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
349#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
350#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200351
Jason Jinbb20f352007-07-13 12:14:58 +0800352/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500353#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800354
355/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500356/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800357
358/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800359
360#if defined(CONFIG_VIDEO)
361#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800362#define CONFIG_ATI_RADEON_FB
363#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500364#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800365#endif
366
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500367#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500368
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800369#ifdef CONFIG_SCSI_AHCI
370#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
372#define CONFIG_SYS_SCSI_MAX_LUN 1
373#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800374#endif
375
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500376#endif /* CONFIG_PCI */
377
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500378#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200379#define CONFIG_TSEC1 1
380#define CONFIG_TSEC1_NAME "eTSEC1"
381#define CONFIG_TSEC2 1
382#define CONFIG_TSEC2_NAME "eTSEC2"
383#define CONFIG_TSEC3 1
384#define CONFIG_TSEC3_NAME "eTSEC3"
385#define CONFIG_TSEC4 1
386#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500387
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500388#define TSEC1_PHY_ADDR 0
389#define TSEC2_PHY_ADDR 1
390#define TSEC3_PHY_ADDR 2
391#define TSEC4_PHY_ADDR 3
392#define TSEC1_PHYIDX 0
393#define TSEC2_PHYIDX 0
394#define TSEC3_PHYIDX 0
395#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500396#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
397#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
398#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
399#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500400
401#define CONFIG_ETHPRIME "eTSEC1"
402
403#endif /* CONFIG_TSEC_ENET */
404
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500405#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600406#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
407#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
408
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500409/* Put physical address into the BAT format */
410#define BAT_PHYS_ADDR(low, high) \
411 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
412/* Convert high/low pairs to actual 64-bit value */
413#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
414#else
415/* 32-bit systems just ignore the "high" bits */
416#define BAT_PHYS_ADDR(low, high) (low)
417#define PAIRED_PHYS_TO_PHYS(low, high) (low)
418#endif
419
Jon Loeliger20836d42006-05-19 13:22:44 -0500420/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600421 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500422 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500424#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500425
Jon Loeliger20836d42006-05-19 13:22:44 -0500426/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600427 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500428 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500429#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
430 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600431 | BATL_PP_RW | BATL_CACHEINHIBIT | \
432 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600433#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
434 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500435#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
436 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600437 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600438#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500439
440/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500441 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500442 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600443 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500444 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500445#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000446#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500447#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
448 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600449 | BATL_PP_RW | BATL_CACHEINHIBIT \
450 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500451#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500452 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500453#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
454 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600455 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500456#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
457#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500458#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
459 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600460 | BATL_PP_RW | BATL_CACHEINHIBIT | \
461 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600462#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600463 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500464#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
465 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600466 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500468#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500469
Jon Loeliger20836d42006-05-19 13:22:44 -0500470/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600471 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500472 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500473#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
474 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600475 | BATL_PP_RW | BATL_CACHEINHIBIT \
476 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600477#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
478 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500479#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
480 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600481 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500483
Becky Bruce0bd25092008-11-06 17:37:35 -0600484#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
485#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
486 | BATL_PP_RW | BATL_CACHEINHIBIT \
487 | BATL_GUARDEDSTORAGE)
488#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
489 | BATU_BL_1M | BATU_VS | BATU_VP)
490#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
491 | BATL_PP_RW | BATL_CACHEINHIBIT)
492#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
493#endif
494
Jon Loeliger20836d42006-05-19 13:22:44 -0500495/*
Kumar Galae78f6652010-07-09 00:02:34 -0500496 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500497 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500498#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
499 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600500 | BATL_PP_RW | BATL_CACHEINHIBIT \
501 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500502#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600503 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500504#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
505 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600506 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500508
Jon Loeliger20836d42006-05-19 13:22:44 -0500509/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600510 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500511 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
513#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
514#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
515#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500516
Jon Loeliger20836d42006-05-19 13:22:44 -0500517/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600518 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500519 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500520#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
521 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600522 | BATL_PP_RW | BATL_CACHEINHIBIT \
523 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600524#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
525 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500526#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
527 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600528 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500530
Becky Bruce2a978672008-11-05 14:55:35 -0600531/* Map the last 1M of flash where we're running from reset */
532#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
533 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200534#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600535#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
536 | BATL_MEMCOHERENCE)
537#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
538
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600539/*
540 * BAT7 FREE - used later for tmp mappings
541 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_DBAT7L 0x00000000
543#define CONFIG_SYS_DBAT7U 0x00000000
544#define CONFIG_SYS_IBAT7L 0x00000000
545#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500546
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500547/*
548 * Environment
549 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#ifndef CONFIG_SYS_RAMBOOT
Scott Wood8a9f2e02015-04-15 16:13:48 -0500551 #define CONFIG_ENV_ADDR \
552 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200553 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500554#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500556#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600557#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500558
559#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200560#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500561
Jon Loeliger46b6c792007-06-11 19:03:44 -0500562/*
Jon Loeligered26c742007-07-10 09:10:49 -0500563 * BOOTP options
564 */
565#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500566
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500567#undef CONFIG_WATCHDOG /* watchdog disabled */
568
569/*
570 * Miscellaneous configurable options
571 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500574/*
575 * For booting Linux, the board info and command line data
576 * have to be in the first 8 MB of memory, since this is
577 * the maximum mapped by the Linux kernel during initialization.
578 */
Scott Wood0c431f72016-07-19 17:51:55 -0500579#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
580#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581
Jon Loeliger46b6c792007-06-11 19:03:44 -0500582#if defined(CONFIG_CMD_KGDB)
583 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500584#endif
585
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586/*
587 * Environment Configuration
588 */
589
Andy Fleming458c3892007-08-16 16:35:02 -0500590#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500591#define CONFIG_HAS_ETH1 1
592#define CONFIG_HAS_ETH2 1
593#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500594
Jon Loeliger4982cda2006-05-09 08:23:49 -0500595#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500596
Mario Six790d8442018-03-28 14:38:20 +0200597#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000598#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000599#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500600#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500601
Jon Loeliger465b9d82006-04-27 10:15:16 -0500602#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500603#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500604#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500605
Jon Loeliger465b9d82006-04-27 10:15:16 -0500606/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500607#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500608
Wolfgang Denka1be4762008-05-20 16:00:29 +0200609#define CONFIG_EXTRA_ENV_SETTINGS \
610 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200611 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200612 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200613 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
614 " +$filesize; " \
615 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
616 " +$filesize; " \
617 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
618 " $filesize; " \
619 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
620 " +$filesize; " \
621 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
622 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200623 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500624 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200625 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500626 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200627 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600628 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
629 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200630 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500631
Wolfgang Denka1be4762008-05-20 16:00:29 +0200632#define CONFIG_NFSBOOTCOMMAND \
633 "setenv bootargs root=/dev/nfs rw " \
634 "nfsroot=$serverip:$rootpath " \
635 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500640
Wolfgang Denka1be4762008-05-20 16:00:29 +0200641#define CONFIG_RAMBOOTCOMMAND \
642 "setenv bootargs root=/dev/ram rw " \
643 "console=$consoledev,$baudrate $othbootargs;" \
644 "tftp $ramdiskaddr $ramdiskfile;" \
645 "tftp $loadaddr $bootfile;" \
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500648
649#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
650
651#endif /* __CONFIG_H */