blob: ec3d112c2f99d3d1dd29cc69b48ff61f975d64db [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Wolfgang Denka1be4762008-05-20 16:00:29 +020039#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050041
Jon Loeliger5c8aa972006-04-26 17:58:56 -050042#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060043#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050044#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047
Becky Bruce6c2bec32008-10-31 17:14:14 -050048/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060049 * virtual address to be used for temporary mappings. There
50 * should be 128k free at this VA.
51 */
52#define CONFIG_SYS_SCRATCH_VA 0xe0000000
53
54/*
Becky Bruce6c2bec32008-10-31 17:14:14 -050055 * set this to enable Rapid IO. PCI and RIO are mutually exclusive
56 */
57/*#define CONFIG_RIO 1*/
58
59#ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
Ed Swarthout91080f72007-08-02 14:09:49 -050060#define CONFIG_PCI 1 /* Enable PCI/PCIE */
61#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
62#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
63#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050064#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce6c2bec32008-10-31 17:14:14 -050065#endif
Becky Bruceb415b562008-01-23 16:31:01 -060066#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050067
Wolfgang Denka1be4762008-05-20 16:00:29 +020068#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070
Becky Bruce03ea1be2008-05-08 19:02:12 -050071#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050072
Wolfgang Denka1be4762008-05-20 16:00:29 +020073#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050074
Jon Loeliger465b9d82006-04-27 10:15:16 -050075/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076 * L2CR setup -- make sure this is right for your board!
77 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050079#define L2_INIT 0
80#define L2_ENABLE (L2CR_L2E)
81
82#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050083#ifndef __ASSEMBLY__
84extern unsigned long get_board_sys_clk(unsigned long dummy);
85#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020086#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050087#endif
88
Jon Loeliger5c8aa972006-04-26 17:58:56 -050089#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
90
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
92#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050093
Jon Loeliger5c8aa972006-04-26 17:58:56 -050094/*
95 * Base addresses -- Note these are effective addresses where the
96 * actual resources get mapped (not physical addresses)
97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060099#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
103#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Ed Swarthout91080f72007-08-02 14:09:49 -0500104
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500105/*
106 * DDR Setup
107 */
Kumar Galacad506c2008-08-26 15:01:35 -0500108#define CONFIG_FSL_DDR2
109#undef CONFIG_FSL_DDR_INTERACTIVE
110#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
111#define CONFIG_DDR_SPD
112
113#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
114#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
117#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600118#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500119#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
121#define MPC86xx_DDR_SDRAM_CLK_CNTL
122
Kumar Galacad506c2008-08-26 15:01:35 -0500123#define CONFIG_NUM_DDR_CONTROLLERS 2
124#define CONFIG_DIMM_SLOTS_PER_CTLR 2
125#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500126
Kumar Galacad506c2008-08-26 15:01:35 -0500127/*
128 * I2C addresses of SPD EEPROMs
129 */
130#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
131#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
132#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
133#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500134
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500135
Kumar Galacad506c2008-08-26 15:01:35 -0500136/*
137 * These are used when DDR doesn't use SPD.
138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
140#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
141#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
142#define CONFIG_SYS_DDR_TIMING_3 0x00000000
143#define CONFIG_SYS_DDR_TIMING_0 0x00260802
144#define CONFIG_SYS_DDR_TIMING_1 0x39357322
145#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
146#define CONFIG_SYS_DDR_MODE_1 0x00480432
147#define CONFIG_SYS_DDR_MODE_2 0x00000000
148#define CONFIG_SYS_DDR_INTERVAL 0x06090100
149#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
150#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
151#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
152#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
153#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
154#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500155
Jon Loeliger4eab6232008-01-15 13:42:41 -0600156#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200158#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
160#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500161
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600162#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163
Becky Bruce2e1aef02008-11-05 14:55:32 -0600164#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500165
Becky Bruce74d126f2008-10-31 17:13:49 -0500166/* Convert an address into the right format for the BR registers */
167#define BR_PHYS_ADDR(x) (x & 0xffff8000)
168
Becky Bruce2e1aef02008-11-05 14:55:32 -0600169#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) \
170 | 0x00001001) /* port size 16bit */
171#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500172
Becky Bruce74d126f2008-10-31 17:13:49 -0500173#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE) \
Becky Brucea6f0e792008-11-05 14:55:29 -0600174 | 0x00001001) /* port size 16bit */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600175#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500176
Becky Bruce74d126f2008-10-31 17:13:49 -0500177#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE) \
178 | 0x00000801) /* port size 8bit */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600179#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500180
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600181/*
182 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
183 * The PIXIS and CF by themselves aren't large enough to take up the 128k
184 * required for the smallest BAT mapping, so there's a 64k hole.
185 */
186#define CONFIG_SYS_LBC_BASE 0xffde0000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500187
Kim Phillips53b34982007-08-21 17:00:17 -0500188#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600189#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
190#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500191#define PIXIS_ID 0x0 /* Board ID at offset 0 */
192#define PIXIS_VER 0x1 /* Board version at offset 1 */
193#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
194#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
195#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
196#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
197#define PIXIS_VCTL 0x10 /* VELA Control Register */
198#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
199#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
200#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
201#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
202#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
203#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
204#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Becky Bruce74d126f2008-10-31 17:13:49 -0500207/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600208#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500209
Becky Bruce2e1aef02008-11-05 14:55:32 -0600210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#undef CONFIG_SYS_FLASH_CHECKSUM
214#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Becky Bruce2a978672008-11-05 14:55:35 -0600216#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
217#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200219#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_CFI
221#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
224#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500225#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500227#endif
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800230#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232#endif
233
234#undef CONFIG_CLOCKS_IN_MHZ
235
236#define CONFIG_L1_INIT_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_RAM_LOCK 1
238#ifndef CONFIG_SYS_INIT_RAM_LOCK
239#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
246#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
247#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
250#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251
252/* Serial Port */
253#define CONFIG_CONS_INDEX 1
254#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_NS16550
256#define CONFIG_SYS_NS16550_SERIAL
257#define CONFIG_SYS_NS16550_REG_SIZE 1
258#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500261 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
262
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
264#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500265
266/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_HUSH_PARSER
268#ifdef CONFIG_SYS_HUSH_PARSER
269#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500270#endif
271
Jon Loeliger465b9d82006-04-27 10:15:16 -0500272/*
273 * Pass open firmware flat tree to kernel
274 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600275#define CONFIG_OF_LIBFDT 1
276#define CONFIG_OF_BOARD_SETUP 1
277#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500278
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500279
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_64BIT_VSPRINTF 1
281#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500282
Jon Loeliger20836d42006-05-19 13:22:44 -0500283/*
284 * I2C
285 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500286#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
287#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500288#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
290#define CONFIG_SYS_I2C_SLAVE 0x7F
291#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
292#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500293
Jon Loeliger20836d42006-05-19 13:22:44 -0500294/*
295 * RapidIO MMU
296 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600297#define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
299#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500300
301/*
302 * General PCI
303 * Addresses are mapped 1-1.
304 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
306#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
307#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
308#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600309#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
310#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500311
312/* For RTL8139 */
Jin Zhengxiong-R64188b03e9892006-06-27 18:12:10 +0800313#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Wolfgang Denka1be4762008-05-20 16:00:29 +0200314#define _IO_BASE 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500315
Becky Bruce74d126f2008-10-31 17:13:49 -0500316#define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MEM_BASE \
317 + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
319#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
320#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
Becky Bruce74d126f2008-10-31 17:13:49 -0500321#define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
322 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600323#define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500324
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500325#if defined(CONFIG_PCI)
326
Wolfgang Denka1be4762008-05-20 16:00:29 +0200327#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500328
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500330
331#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200332#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500333
334#define CONFIG_RTL8139
335
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500336#undef CONFIG_EEPRO100
337#undef CONFIG_TULIP
338
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200339/************************************************************
340 * USB support
341 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200342#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200343#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200344#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_DEVICE_DEREGISTER
346#define CONFIG_SYS_USB_EVENT_POLL 1
347#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
348#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
349#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200350
Jason Jinbb20f352007-07-13 12:14:58 +0800351/*PCIE video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS
Jason Jinbb20f352007-07-13 12:14:58 +0800353
354/*PCI video card used*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
Jason Jinbb20f352007-07-13 12:14:58 +0800356
357/* video */
358#define CONFIG_VIDEO
359
360#if defined(CONFIG_VIDEO)
361#define CONFIG_BIOSEMU
362#define CONFIG_CFB_CONSOLE
363#define CONFIG_VIDEO_SW_CURSOR
364#define CONFIG_VGA_AS_SINGLE_DEVICE
365#define CONFIG_ATI_RADEON_FB
366#define CONFIG_VIDEO_LOGO
367/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS
Jason Jinbb20f352007-07-13 12:14:58 +0800369#endif
370
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500372
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800373#define CONFIG_DOS_PARTITION
374#define CONFIG_SCSI_AHCI
375
376#ifdef CONFIG_SCSI_AHCI
377#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
379#define CONFIG_SYS_SCSI_MAX_LUN 1
380#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
381#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800382#endif
383
Jason Jinbb20f352007-07-13 12:14:58 +0800384#define CONFIG_MPC86XX_PCI2
385
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500386#endif /* CONFIG_PCI */
387
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500388#if defined(CONFIG_TSEC_ENET)
389
390#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200391#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500392#endif
393
394#define CONFIG_MII 1 /* MII PHY management */
395
Wolfgang Denka1be4762008-05-20 16:00:29 +0200396#define CONFIG_TSEC1 1
397#define CONFIG_TSEC1_NAME "eTSEC1"
398#define CONFIG_TSEC2 1
399#define CONFIG_TSEC2_NAME "eTSEC2"
400#define CONFIG_TSEC3 1
401#define CONFIG_TSEC3_NAME "eTSEC3"
402#define CONFIG_TSEC4 1
403#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500404
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500405#define TSEC1_PHY_ADDR 0
406#define TSEC2_PHY_ADDR 1
407#define TSEC3_PHY_ADDR 2
408#define TSEC4_PHY_ADDR 3
409#define TSEC1_PHYIDX 0
410#define TSEC2_PHYIDX 0
411#define TSEC3_PHYIDX 0
412#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500413#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
414#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
415#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500417
418#define CONFIG_ETHPRIME "eTSEC1"
419
420#endif /* CONFIG_TSEC_ENET */
421
Jon Loeliger20836d42006-05-19 13:22:44 -0500422/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600423 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500424 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
426#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
427#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
428#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500429
Jon Loeliger20836d42006-05-19 13:22:44 -0500430/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600431 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500432 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600433#define CONFIG_SYS_DBAT1L (CONFIG_SYS_LBC_BASE | BATL_PP_RW \
434 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
435#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
436 | BATU_VS | BATU_VP)
437#define CONFIG_SYS_IBAT1L (CONFIG_SYS_LBC_BASE | BATL_PP_RW \
438 | BATL_MEMCOHERENCE)
439#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500440
441/* if CONFIG_PCI:
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600442 * BAT2 PCI1 and PCI1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500443 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600444 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500445 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500446#ifdef CONFIG_PCI
447#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
448 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
449#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G \
450 | BATU_VS | BATU_VP)
451#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
452 | BATL_CACHEINHIBIT)
453#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
454#else /* CONFIG_RIO */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500456 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
458#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
459#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500460#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500461
Jon Loeliger20836d42006-05-19 13:22:44 -0500462/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600463 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500464 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500466 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600467#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
468 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
470#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500471
Jon Loeliger20836d42006-05-19 13:22:44 -0500472/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600473 * BAT4 PCI1_IO and PCI2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500474 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500476 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600477#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_128K \
478 | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
480#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500481
Jon Loeliger20836d42006-05-19 13:22:44 -0500482/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600483 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500484 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
486#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
487#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
488#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500489
Jon Loeliger20836d42006-05-19 13:22:44 -0500490/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600491 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500492 */
Becky Bruce2e1aef02008-11-05 14:55:32 -0600493#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW \
494 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
495#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
496 | BATU_VP)
497#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW \
498 | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500500
Becky Bruce2a978672008-11-05 14:55:35 -0600501/* Map the last 1M of flash where we're running from reset */
502#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
503 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
504#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
505#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
506 | BATL_MEMCOHERENCE)
507#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
508
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600509/*
510 * BAT7 FREE - used later for tmp mappings
511 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_DBAT7L 0x00000000
513#define CONFIG_SYS_DBAT7U 0x00000000
514#define CONFIG_SYS_IBAT7L 0x00000000
515#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500516
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500517/*
518 * Environment
519 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200521 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200523 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500524#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200525 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500527#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600528#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500529
530#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500532
Jon Loeliger46b6c792007-06-11 19:03:44 -0500533
534/*
Jon Loeligered26c742007-07-10 09:10:49 -0500535 * BOOTP options
536 */
537#define CONFIG_BOOTP_BOOTFILESIZE
538#define CONFIG_BOOTP_BOOTPATH
539#define CONFIG_BOOTP_GATEWAY
540#define CONFIG_BOOTP_HOSTNAME
541
542
543/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500544 * Command line configuration.
545 */
546#include <config_cmd_default.h>
547
548#define CONFIG_CMD_PING
549#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600550#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500551
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger46b6c792007-06-11 19:03:44 -0500553 #undef CONFIG_CMD_ENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554#endif
555
Jon Loeliger46b6c792007-06-11 19:03:44 -0500556#if defined(CONFIG_PCI)
557 #define CONFIG_CMD_PCI
558 #define CONFIG_CMD_SCSI
559 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800560 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500561#endif
562
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500563
564#undef CONFIG_WATCHDOG /* watchdog disabled */
565
566/*
567 * Miscellaneous configurable options
568 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200570#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
572#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573
Jon Loeliger46b6c792007-06-11 19:03:44 -0500574#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500576#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500578#endif
579
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
581#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
582#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
583#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500584
585/*
586 * For booting Linux, the board info and command line data
587 * have to be in the first 8 MB of memory, since this is
588 * the maximum mapped by the Linux kernel during initialization.
589 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200590#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500591
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500592/*
593 * Internal Definitions
594 *
595 * Boot Flags
596 */
597#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
598#define BOOTFLAG_WARM 0x02 /* Software reboot */
599
Jon Loeliger46b6c792007-06-11 19:03:44 -0500600#if defined(CONFIG_CMD_KGDB)
601 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
602 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500603#endif
604
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500605/*
606 * Environment Configuration
607 */
608
609/* The mac addresses for all ethernet interface */
610#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200611#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500612#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
613#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
614#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
615#endif
616
Andy Fleming458c3892007-08-16 16:35:02 -0500617#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500618#define CONFIG_HAS_ETH1 1
619#define CONFIG_HAS_ETH2 1
620#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500621
Jon Loeliger4982cda2006-05-09 08:23:49 -0500622#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500623
624#define CONFIG_HOSTNAME unknown
625#define CONFIG_ROOTPATH /opt/nfsroot
626#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500627#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500628
Jon Loeliger465b9d82006-04-27 10:15:16 -0500629#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500630#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500631#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500632
Jon Loeliger465b9d82006-04-27 10:15:16 -0500633/* default location for tftp and bootm */
634#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500635
636#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200637#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500638
639#define CONFIG_BAUDRATE 115200
640
Wolfgang Denka1be4762008-05-20 16:00:29 +0200641#define CONFIG_EXTRA_ENV_SETTINGS \
642 "netdev=eth0\0" \
643 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
644 "tftpflash=tftpboot $loadaddr $uboot; " \
645 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
646 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
647 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
648 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
649 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
650 "consoledev=ttyS0\0" \
651 "ramdiskaddr=2000000\0" \
652 "ramdiskfile=your.ramdisk.u-boot\0" \
653 "fdtaddr=c00000\0" \
654 "fdtfile=mpc8641_hpcn.dtb\0" \
655 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
656 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
657 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500658
659
Wolfgang Denka1be4762008-05-20 16:00:29 +0200660#define CONFIG_NFSBOOTCOMMAND \
661 "setenv bootargs root=/dev/nfs rw " \
662 "nfsroot=$serverip:$rootpath " \
663 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
664 "console=$consoledev,$baudrate $othbootargs;" \
665 "tftp $loadaddr $bootfile;" \
666 "tftp $fdtaddr $fdtfile;" \
667 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500668
Wolfgang Denka1be4762008-05-20 16:00:29 +0200669#define CONFIG_RAMBOOTCOMMAND \
670 "setenv bootargs root=/dev/ram rw " \
671 "console=$consoledev,$baudrate $othbootargs;" \
672 "tftp $ramdiskaddr $ramdiskfile;" \
673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500676
677#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
678
679#endif /* __CONFIG_H */