blob: dcc78b1e58eff7fac20c494cd1e403d11f6bcc9c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/* High Level Configuration Options */
Kumar Gala56d150e2009-03-31 23:02:38 -050019#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060021#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023/*
24 * default CCSRBAR is at 0xff700000
25 * assume U-Boot is less than 0.5MB
26 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027
Jon Loeliger5c8aa972006-04-26 17:58:56 -050028#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060029#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050030#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050031
Becky Bruce6c2bec32008-10-31 17:14:14 -050032/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060033 * virtual address to be used for temporary mappings. There
34 * should be 128k free at this VA.
35 */
36#define CONFIG_SYS_SCRATCH_VA 0xe0000000
37
Kumar Gala46b208982011-01-04 17:45:13 -060038#define CONFIG_SYS_SRIO
39#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050040
Robert P. J. Daya8099812016-05-03 19:52:49 -040041#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
42#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050043#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047
Peter Tyser86dee4a2010-10-07 22:32:48 -050048#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050049#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060050#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051
Wolfgang Denka1be4762008-05-20 16:00:29 +020052#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053
Jon Loeliger465b9d82006-04-27 10:15:16 -050054/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050055 * L2CR setup -- make sure this is right for your board!
56 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050058#define L2_INIT 0
59#define L2_ENABLE (L2CR_L2E)
60
61#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050062#ifndef __ASSEMBLY__
63extern unsigned long get_board_sys_clk(unsigned long dummy);
64#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020065#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066#endif
67
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
69#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071/*
Becky Bruce0bd25092008-11-06 17:37:35 -060072 * With the exception of PCI Memory and Rapid IO, most devices will simply
73 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
74 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
75 */
76#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050077#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060078#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050079#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060080#endif
81
82/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083 * Base addresses -- Note these are effective addresses where the
84 * actual resources get mapped (not physical addresses)
85 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060086#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088
Becky Bruce0bd25092008-11-06 17:37:35 -060089/* Physical addresses */
90#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050091#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
92#define CONFIG_SYS_CCSRBAR_PHYS \
93 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
94 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060095
york93799ca2010-07-02 22:25:52 +000096#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
97
Jon Loeliger5c8aa972006-04-26 17:58:56 -050098/*
99 * DDR Setup
100 */
York Sun59131452017-05-25 17:04:42 -0700101#define CONFIG_FSL_DDR_INTERACTIVE
Kumar Galacad506c2008-08-26 15:01:35 -0500102#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
103#define CONFIG_DDR_SPD
104
105#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
106#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
109#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600110#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500111#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500112
Kumar Galacad506c2008-08-26 15:01:35 -0500113#define CONFIG_DIMM_SLOTS_PER_CTLR 2
114#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500115
Kumar Galacad506c2008-08-26 15:01:35 -0500116/*
117 * I2C addresses of SPD EEPROMs
118 */
119#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
120#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
121#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
122#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500123
Kumar Galacad506c2008-08-26 15:01:35 -0500124/*
125 * These are used when DDR doesn't use SPD.
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
128#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
129#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
130#define CONFIG_SYS_DDR_TIMING_3 0x00000000
131#define CONFIG_SYS_DDR_TIMING_0 0x00260802
132#define CONFIG_SYS_DDR_TIMING_1 0x39357322
133#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
134#define CONFIG_SYS_DDR_MODE_1 0x00480432
135#define CONFIG_SYS_DDR_MODE_2 0x00000000
136#define CONFIG_SYS_DDR_INTERVAL 0x06090100
137#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
138#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
139#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
140#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
141#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
142#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Jon Loeliger4eab6232008-01-15 13:42:41 -0600144#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200146#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
148#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500149
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600150#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500151#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
152#define CONFIG_SYS_FLASH_BASE_PHYS \
153 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
154 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600155
Becky Bruce1f642fc2009-02-02 16:34:52 -0600156#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500157
Becky Bruce0bd25092008-11-06 17:37:35 -0600158#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
159 | 0x00001001) /* port size 16bit */
160#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500161
Becky Bruce0bd25092008-11-06 17:37:35 -0600162#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
163 | 0x00001001) /* port size 16bit */
164#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500165
Becky Bruce0bd25092008-11-06 17:37:35 -0600166#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
167 | 0x00000801) /* port size 8bit */
168#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500169
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600170/*
171 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
172 * The PIXIS and CF by themselves aren't large enough to take up the 128k
173 * required for the smallest BAT mapping, so there's a 64k hole.
174 */
175#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500176#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500177
Kim Phillips53b34982007-08-21 17:00:17 -0500178#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600179#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500180#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
181#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
182 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600183#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500184#define PIXIS_ID 0x0 /* Board ID at offset 0 */
185#define PIXIS_VER 0x1 /* Board version at offset 1 */
186#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
187#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
188#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
189#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
190#define PIXIS_VCTL 0x10 /* VELA Control Register */
191#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
192#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
193#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500194#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
195#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500196#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
197#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
198#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
199#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500201
Becky Bruce74d126f2008-10-31 17:13:49 -0500202/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600203#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600204#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500205
Becky Bruce2e1aef02008-11-05 14:55:32 -0600206#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#undef CONFIG_SYS_FLASH_CHECKSUM
210#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
211#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200212#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600213#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500214
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200215#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_CFI
217#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
220#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500221#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223#endif
224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800226#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500228#endif
229
230#undef CONFIG_CLOCKS_IN_MHZ
231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_INIT_RAM_LOCK 1
233#ifndef CONFIG_SYS_INIT_RAM_LOCK
234#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200238#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500239
Wolfgang Denk0191e472010-10-26 14:34:52 +0200240#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242
Scott Wood8a9f2e02015-04-15 16:13:48 -0500243#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500245
246/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_NS16550_SERIAL
248#define CONFIG_SYS_NS16550_REG_SIZE 1
249#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500252 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
253
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
255#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500256
Jon Loeliger465b9d82006-04-27 10:15:16 -0500257/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500258 * I2C
259 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200260#define CONFIG_SYS_I2C
261#define CONFIG_SYS_I2C_FSL
262#define CONFIG_SYS_FSL_I2C_SPEED 400000
263#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
264#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
265#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266
Jon Loeliger20836d42006-05-19 13:22:44 -0500267/*
268 * RapidIO MMU
269 */
Kumar Gala46b208982011-01-04 17:45:13 -0600270#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600271#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500272#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
273#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600274#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500275#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
276#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600277#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500278#define CONFIG_SYS_SRIO1_MEM_PHYS \
279 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
280 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600281#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500282
283/*
284 * General PCI
285 * Addresses are mapped 1-1.
286 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600287
Kumar Galadbbfb002010-12-17 10:47:36 -0600288#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500289#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600290#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500291#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500292#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
293#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600294#else
Kumar Galae78f6652010-07-09 00:02:34 -0500295#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500296#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
297#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600298#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500299#define CONFIG_SYS_PCIE1_MEM_PHYS \
300 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
301 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500302#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
303#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
304#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500305#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
306#define CONFIG_SYS_PCIE1_IO_PHYS \
307 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
308 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500309#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500310
Becky Bruce6a026a62009-02-03 18:10:56 -0600311#ifdef CONFIG_PHYS_64BIT
312/*
Kumar Galae78f6652010-07-09 00:02:34 -0500313 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600314 * This will increase the amount of PCI address space available for
315 * for mapping RAM.
316 */
Kumar Galae78f6652010-07-09 00:02:34 -0500317#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600318#else
Kumar Galae78f6652010-07-09 00:02:34 -0500319#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
320 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600321#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500322#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
323 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500324#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
325 + CONFIG_SYS_PCIE1_MEM_SIZE)
326#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500327#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
328 + CONFIG_SYS_PCIE1_MEM_SIZE)
329#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
330#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
331#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
332 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500333#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
334 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500335#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
336 + CONFIG_SYS_PCIE1_IO_SIZE)
337#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500338
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500339#if defined(CONFIG_PCI)
340
Wolfgang Denka1be4762008-05-20 16:00:29 +0200341#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500342
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500343#undef CONFIG_EEPRO100
344#undef CONFIG_TULIP
345
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200346/************************************************************
347 * USB support
348 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200349#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200350#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
352#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
353#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200354
Jason Jinbb20f352007-07-13 12:14:58 +0800355/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500356#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800357
358/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500359/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800360
361/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800362
363#if defined(CONFIG_VIDEO)
364#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800365#define CONFIG_ATI_RADEON_FB
366#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500367#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800368#endif
369
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500370#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800372#ifdef CONFIG_SCSI_AHCI
373#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
375#define CONFIG_SYS_SCSI_MAX_LUN 1
376#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
377#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800378#endif
379
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500380#endif /* CONFIG_PCI */
381
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500382#if defined(CONFIG_TSEC_ENET)
383
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500384#define CONFIG_MII 1 /* MII PHY management */
385
Wolfgang Denka1be4762008-05-20 16:00:29 +0200386#define CONFIG_TSEC1 1
387#define CONFIG_TSEC1_NAME "eTSEC1"
388#define CONFIG_TSEC2 1
389#define CONFIG_TSEC2_NAME "eTSEC2"
390#define CONFIG_TSEC3 1
391#define CONFIG_TSEC3_NAME "eTSEC3"
392#define CONFIG_TSEC4 1
393#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500394
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500395#define TSEC1_PHY_ADDR 0
396#define TSEC2_PHY_ADDR 1
397#define TSEC3_PHY_ADDR 2
398#define TSEC4_PHY_ADDR 3
399#define TSEC1_PHYIDX 0
400#define TSEC2_PHYIDX 0
401#define TSEC3_PHYIDX 0
402#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500403#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
404#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
405#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
406#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500407
408#define CONFIG_ETHPRIME "eTSEC1"
409
410#endif /* CONFIG_TSEC_ENET */
411
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500412#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600413#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
414#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
415
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500416/* Put physical address into the BAT format */
417#define BAT_PHYS_ADDR(low, high) \
418 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
419/* Convert high/low pairs to actual 64-bit value */
420#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
421#else
422/* 32-bit systems just ignore the "high" bits */
423#define BAT_PHYS_ADDR(low, high) (low)
424#define PAIRED_PHYS_TO_PHYS(low, high) (low)
425#endif
426
Jon Loeliger20836d42006-05-19 13:22:44 -0500427/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600428 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500429 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500431#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500432
Jon Loeliger20836d42006-05-19 13:22:44 -0500433/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600434 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500435 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500436#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
437 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600438 | BATL_PP_RW | BATL_CACHEINHIBIT | \
439 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600440#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
441 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500442#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
443 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600444 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600445#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500446
447/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500448 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500449 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600450 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500451 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500452#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000453#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500454#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
455 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600456 | BATL_PP_RW | BATL_CACHEINHIBIT \
457 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500458#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500459 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500460#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
461 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600462 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500463#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
464#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500465#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
466 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600467 | BATL_PP_RW | BATL_CACHEINHIBIT | \
468 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600469#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600470 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500471#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
472 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600473 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500475#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500476
Jon Loeliger20836d42006-05-19 13:22:44 -0500477/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600478 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500479 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500480#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
481 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600482 | BATL_PP_RW | BATL_CACHEINHIBIT \
483 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600484#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
485 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500486#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
487 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600488 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500490
Becky Bruce0bd25092008-11-06 17:37:35 -0600491#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
492#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
493 | BATL_PP_RW | BATL_CACHEINHIBIT \
494 | BATL_GUARDEDSTORAGE)
495#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
496 | BATU_BL_1M | BATU_VS | BATU_VP)
497#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
498 | BATL_PP_RW | BATL_CACHEINHIBIT)
499#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
500#endif
501
Jon Loeliger20836d42006-05-19 13:22:44 -0500502/*
Kumar Galae78f6652010-07-09 00:02:34 -0500503 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500504 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500505#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
506 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600507 | BATL_PP_RW | BATL_CACHEINHIBIT \
508 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500509#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600510 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500511#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
512 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600513 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500515
Jon Loeliger20836d42006-05-19 13:22:44 -0500516/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600517 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500518 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
520#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
521#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
522#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500523
Jon Loeliger20836d42006-05-19 13:22:44 -0500524/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600525 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500526 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500527#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
528 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600529 | BATL_PP_RW | BATL_CACHEINHIBIT \
530 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600531#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
532 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500533#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
534 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600535 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500537
Becky Bruce2a978672008-11-05 14:55:35 -0600538/* Map the last 1M of flash where we're running from reset */
539#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
540 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200541#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600542#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
543 | BATL_MEMCOHERENCE)
544#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
545
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600546/*
547 * BAT7 FREE - used later for tmp mappings
548 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_DBAT7L 0x00000000
550#define CONFIG_SYS_DBAT7U 0x00000000
551#define CONFIG_SYS_IBAT7L 0x00000000
552#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500553
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554/*
555 * Environment
556 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200557#ifndef CONFIG_SYS_RAMBOOT
Scott Wood8a9f2e02015-04-15 16:13:48 -0500558 #define CONFIG_ENV_ADDR \
559 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200560 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500561#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500563#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600564#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500565
566#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500568
Jon Loeliger46b6c792007-06-11 19:03:44 -0500569/*
Jon Loeligered26c742007-07-10 09:10:49 -0500570 * BOOTP options
571 */
572#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500573
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500574#undef CONFIG_WATCHDOG /* watchdog disabled */
575
576/*
577 * Miscellaneous configurable options
578 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500580
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581/*
582 * For booting Linux, the board info and command line data
583 * have to be in the first 8 MB of memory, since this is
584 * the maximum mapped by the Linux kernel during initialization.
585 */
Scott Wood0c431f72016-07-19 17:51:55 -0500586#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
587#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500588
Jon Loeliger46b6c792007-06-11 19:03:44 -0500589#if defined(CONFIG_CMD_KGDB)
590 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500591#endif
592
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500593/*
594 * Environment Configuration
595 */
596
Andy Fleming458c3892007-08-16 16:35:02 -0500597#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500598#define CONFIG_HAS_ETH1 1
599#define CONFIG_HAS_ETH2 1
600#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500601
Jon Loeliger4982cda2006-05-09 08:23:49 -0500602#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500603
Mario Six790d8442018-03-28 14:38:20 +0200604#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000605#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000606#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500607#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500608
Jon Loeliger465b9d82006-04-27 10:15:16 -0500609#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500610#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500611#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500612
Jon Loeliger465b9d82006-04-27 10:15:16 -0500613/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500614#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615
Wolfgang Denka1be4762008-05-20 16:00:29 +0200616#define CONFIG_EXTRA_ENV_SETTINGS \
617 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200618 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200619 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200620 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
621 " +$filesize; " \
622 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
623 " +$filesize; " \
624 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
625 " $filesize; " \
626 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
627 " +$filesize; " \
628 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
629 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200630 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500631 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200632 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500633 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200634 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600635 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
636 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200637 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500638
Wolfgang Denka1be4762008-05-20 16:00:29 +0200639#define CONFIG_NFSBOOTCOMMAND \
640 "setenv bootargs root=/dev/nfs rw " \
641 "nfsroot=$serverip:$rootpath " \
642 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
643 "console=$consoledev,$baudrate $othbootargs;" \
644 "tftp $loadaddr $bootfile;" \
645 "tftp $fdtaddr $fdtfile;" \
646 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500647
Wolfgang Denka1be4762008-05-20 16:00:29 +0200648#define CONFIG_RAMBOOTCOMMAND \
649 "setenv bootargs root=/dev/ram rw " \
650 "console=$consoledev,$baudrate $othbootargs;" \
651 "tftp $ramdiskaddr $ramdiskfile;" \
652 "tftp $loadaddr $bootfile;" \
653 "tftp $fdtaddr $fdtfile;" \
654 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500655
656#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
657
658#endif /* __CONFIG_H */