blob: 9ede6dd9b12ca62dbb5fc236506ebf3265e2047d [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Gala46b208982011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Kumar Gala56d150e2009-03-31 23:02:38 -050020#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060022#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050023
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060030#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050031#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050032
Becky Bruce6c2bec32008-10-31 17:14:14 -050033/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060034 * virtual address to be used for temporary mappings. There
35 * should be 128k free at this VA.
36 */
37#define CONFIG_SYS_SCRATCH_VA 0xe0000000
38
Kumar Gala46b208982011-01-04 17:45:13 -060039#define CONFIG_SYS_SRIO
40#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050041
Robert P. J. Daya8099812016-05-03 19:52:49 -040042#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
43#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050044#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050045#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050046
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050048
Peter Tyser86dee4a2010-10-07 22:32:48 -050049#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050050#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060051#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050052
Wolfgang Denka1be4762008-05-20 16:00:29 +020053#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050054
Jon Loeliger465b9d82006-04-27 10:15:16 -050055/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056 * L2CR setup -- make sure this is right for your board!
57 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050059#define L2_INIT 0
60#define L2_ENABLE (L2CR_L2E)
61
62#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050063#ifndef __ASSEMBLY__
64extern unsigned long get_board_sys_clk(unsigned long dummy);
65#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020066#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050067#endif
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
70#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071
Jon Loeliger5c8aa972006-04-26 17:58:56 -050072/*
Becky Bruce0bd25092008-11-06 17:37:35 -060073 * With the exception of PCI Memory and Rapid IO, most devices will simply
74 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
75 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
76 */
77#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050078#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060079#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050080#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060081#endif
82
83/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050084 * Base addresses -- Note these are effective addresses where the
85 * actual resources get mapped (not physical addresses)
86 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060087#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050089
Becky Bruce0bd25092008-11-06 17:37:35 -060090/* Physical addresses */
91#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050092#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
93#define CONFIG_SYS_CCSRBAR_PHYS \
94 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
95 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060096
york93799ca2010-07-02 22:25:52 +000097#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
98
Jon Loeliger5c8aa972006-04-26 17:58:56 -050099/*
100 * DDR Setup
101 */
York Sun59131452017-05-25 17:04:42 -0700102#define CONFIG_FSL_DDR_INTERACTIVE
Kumar Galacad506c2008-08-26 15:01:35 -0500103#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
104#define CONFIG_DDR_SPD
105
106#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
107#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
110#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600111#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500112#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500113
Kumar Galacad506c2008-08-26 15:01:35 -0500114#define CONFIG_DIMM_SLOTS_PER_CTLR 2
115#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500116
Kumar Galacad506c2008-08-26 15:01:35 -0500117/*
118 * I2C addresses of SPD EEPROMs
119 */
120#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
121#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
122#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
123#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124
Kumar Galacad506c2008-08-26 15:01:35 -0500125/*
126 * These are used when DDR doesn't use SPD.
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
129#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
130#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
131#define CONFIG_SYS_DDR_TIMING_3 0x00000000
132#define CONFIG_SYS_DDR_TIMING_0 0x00260802
133#define CONFIG_SYS_DDR_TIMING_1 0x39357322
134#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
135#define CONFIG_SYS_DDR_MODE_1 0x00480432
136#define CONFIG_SYS_DDR_MODE_2 0x00000000
137#define CONFIG_SYS_DDR_INTERVAL 0x06090100
138#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
139#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
140#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
141#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
142#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
143#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500144
Jon Loeliger4eab6232008-01-15 13:42:41 -0600145#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200147#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
149#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500150
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600151#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500152#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
153#define CONFIG_SYS_FLASH_BASE_PHYS \
154 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
155 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600156
Becky Bruce1f642fc2009-02-02 16:34:52 -0600157#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
Becky Bruce0bd25092008-11-06 17:37:35 -0600159#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
160 | 0x00001001) /* port size 16bit */
161#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500162
Becky Bruce0bd25092008-11-06 17:37:35 -0600163#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
164 | 0x00001001) /* port size 16bit */
165#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500166
Becky Bruce0bd25092008-11-06 17:37:35 -0600167#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
168 | 0x00000801) /* port size 8bit */
169#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500170
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600171/*
172 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
173 * The PIXIS and CF by themselves aren't large enough to take up the 128k
174 * required for the smallest BAT mapping, so there's a 64k hole.
175 */
176#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500177#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500178
Kim Phillips53b34982007-08-21 17:00:17 -0500179#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600180#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500181#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
182#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
183 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600184#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500185#define PIXIS_ID 0x0 /* Board ID at offset 0 */
186#define PIXIS_VER 0x1 /* Board version at offset 1 */
187#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
188#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
189#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
190#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
191#define PIXIS_VCTL 0x10 /* VELA Control Register */
192#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
193#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
194#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500195#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
196#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500197#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
198#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
199#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
200#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500202
Becky Bruce74d126f2008-10-31 17:13:49 -0500203/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600204#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600205#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500206
Becky Bruce2e1aef02008-11-05 14:55:32 -0600207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#undef CONFIG_SYS_FLASH_CHECKSUM
211#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
212#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200213#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600214#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200216#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_CFI
218#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
221#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500222#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500224#endif
225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800227#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229#endif
230
231#undef CONFIG_CLOCKS_IN_MHZ
232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_LOCK 1
234#ifndef CONFIG_SYS_INIT_RAM_LOCK
235#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500236#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200239#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240
Wolfgang Denk0191e472010-10-26 14:34:52 +0200241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500243
Scott Wood8a9f2e02015-04-15 16:13:48 -0500244#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500246
247/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_NS16550_SERIAL
249#define CONFIG_SYS_NS16550_REG_SIZE 1
250#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
256#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500257
Jon Loeliger465b9d82006-04-27 10:15:16 -0500258/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500259 * I2C
260 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200261#define CONFIG_SYS_I2C
262#define CONFIG_SYS_I2C_FSL
263#define CONFIG_SYS_FSL_I2C_SPEED 400000
264#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
265#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
266#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500267
Jon Loeliger20836d42006-05-19 13:22:44 -0500268/*
269 * RapidIO MMU
270 */
Kumar Gala46b208982011-01-04 17:45:13 -0600271#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600272#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500273#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
274#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600275#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500276#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
277#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600278#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500279#define CONFIG_SYS_SRIO1_MEM_PHYS \
280 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
281 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600282#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500283
284/*
285 * General PCI
286 * Addresses are mapped 1-1.
287 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600288
Kumar Galadbbfb002010-12-17 10:47:36 -0600289#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500290#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600291#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500292#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500293#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
294#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600295#else
Kumar Galae78f6652010-07-09 00:02:34 -0500296#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500297#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
298#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600299#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500300#define CONFIG_SYS_PCIE1_MEM_PHYS \
301 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
302 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500303#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
304#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
305#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500306#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
307#define CONFIG_SYS_PCIE1_IO_PHYS \
308 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
309 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500310#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500311
Becky Bruce6a026a62009-02-03 18:10:56 -0600312#ifdef CONFIG_PHYS_64BIT
313/*
Kumar Galae78f6652010-07-09 00:02:34 -0500314 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600315 * This will increase the amount of PCI address space available for
316 * for mapping RAM.
317 */
Kumar Galae78f6652010-07-09 00:02:34 -0500318#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600319#else
Kumar Galae78f6652010-07-09 00:02:34 -0500320#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
321 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600322#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500323#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
324 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500325#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
326 + CONFIG_SYS_PCIE1_MEM_SIZE)
327#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500328#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
329 + CONFIG_SYS_PCIE1_MEM_SIZE)
330#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
331#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
332#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
333 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500334#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
335 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500336#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
337 + CONFIG_SYS_PCIE1_IO_SIZE)
338#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500339
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500340#if defined(CONFIG_PCI)
341
Wolfgang Denka1be4762008-05-20 16:00:29 +0200342#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500343
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500344#undef CONFIG_EEPRO100
345#undef CONFIG_TULIP
346
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200347/************************************************************
348 * USB support
349 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200350#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200351#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
353#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
354#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200355
Jason Jinbb20f352007-07-13 12:14:58 +0800356/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500357#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800358
359/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500360/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800361
362/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800363
364#if defined(CONFIG_VIDEO)
365#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800366#define CONFIG_ATI_RADEON_FB
367#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500368#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800369#endif
370
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500372
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800373#ifdef CONFIG_SCSI_AHCI
374#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
376#define CONFIG_SYS_SCSI_MAX_LUN 1
377#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
378#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800379#endif
380
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500381#endif /* CONFIG_PCI */
382
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500383#if defined(CONFIG_TSEC_ENET)
384
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500385#define CONFIG_MII 1 /* MII PHY management */
386
Wolfgang Denka1be4762008-05-20 16:00:29 +0200387#define CONFIG_TSEC1 1
388#define CONFIG_TSEC1_NAME "eTSEC1"
389#define CONFIG_TSEC2 1
390#define CONFIG_TSEC2_NAME "eTSEC2"
391#define CONFIG_TSEC3 1
392#define CONFIG_TSEC3_NAME "eTSEC3"
393#define CONFIG_TSEC4 1
394#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500395
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500396#define TSEC1_PHY_ADDR 0
397#define TSEC2_PHY_ADDR 1
398#define TSEC3_PHY_ADDR 2
399#define TSEC4_PHY_ADDR 3
400#define TSEC1_PHYIDX 0
401#define TSEC2_PHYIDX 0
402#define TSEC3_PHYIDX 0
403#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500404#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
405#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
406#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
407#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500408
409#define CONFIG_ETHPRIME "eTSEC1"
410
411#endif /* CONFIG_TSEC_ENET */
412
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500413#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600414#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
415#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
416
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500417/* Put physical address into the BAT format */
418#define BAT_PHYS_ADDR(low, high) \
419 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
420/* Convert high/low pairs to actual 64-bit value */
421#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
422#else
423/* 32-bit systems just ignore the "high" bits */
424#define BAT_PHYS_ADDR(low, high) (low)
425#define PAIRED_PHYS_TO_PHYS(low, high) (low)
426#endif
427
Jon Loeliger20836d42006-05-19 13:22:44 -0500428/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600429 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500432#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500433
Jon Loeliger20836d42006-05-19 13:22:44 -0500434/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600435 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500436 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500437#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
438 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600439 | BATL_PP_RW | BATL_CACHEINHIBIT | \
440 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600441#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
442 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500443#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
444 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600445 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600446#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500447
448/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500449 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500450 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600451 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500452 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500453#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000454#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500455#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
456 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600457 | BATL_PP_RW | BATL_CACHEINHIBIT \
458 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500459#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500460 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500461#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
462 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600463 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500464#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
465#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500466#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
467 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600468 | BATL_PP_RW | BATL_CACHEINHIBIT | \
469 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600470#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600471 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500472#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
473 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600474 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500476#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500477
Jon Loeliger20836d42006-05-19 13:22:44 -0500478/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600479 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500480 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500481#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
482 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600483 | BATL_PP_RW | BATL_CACHEINHIBIT \
484 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600485#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
486 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500487#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
488 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600489 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500491
Becky Bruce0bd25092008-11-06 17:37:35 -0600492#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
493#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
494 | BATL_PP_RW | BATL_CACHEINHIBIT \
495 | BATL_GUARDEDSTORAGE)
496#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
497 | BATU_BL_1M | BATU_VS | BATU_VP)
498#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
499 | BATL_PP_RW | BATL_CACHEINHIBIT)
500#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
501#endif
502
Jon Loeliger20836d42006-05-19 13:22:44 -0500503/*
Kumar Galae78f6652010-07-09 00:02:34 -0500504 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500505 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500506#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
507 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600508 | BATL_PP_RW | BATL_CACHEINHIBIT \
509 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500510#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600511 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500512#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
513 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600514 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500516
Jon Loeliger20836d42006-05-19 13:22:44 -0500517/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600518 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500519 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200520#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
521#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
522#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
523#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500524
Jon Loeliger20836d42006-05-19 13:22:44 -0500525/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600526 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500527 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500528#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
529 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600530 | BATL_PP_RW | BATL_CACHEINHIBIT \
531 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600532#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
533 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500534#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
535 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600536 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500538
Becky Bruce2a978672008-11-05 14:55:35 -0600539/* Map the last 1M of flash where we're running from reset */
540#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
541 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200542#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600543#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
544 | BATL_MEMCOHERENCE)
545#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
546
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600547/*
548 * BAT7 FREE - used later for tmp mappings
549 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_DBAT7L 0x00000000
551#define CONFIG_SYS_DBAT7U 0x00000000
552#define CONFIG_SYS_IBAT7L 0x00000000
553#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500555/*
556 * Environment
557 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200558#ifndef CONFIG_SYS_RAMBOOT
Scott Wood8a9f2e02015-04-15 16:13:48 -0500559 #define CONFIG_ENV_ADDR \
560 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200561 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500562#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200563 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500564#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600565#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500566
567#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200568#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500569
Jon Loeliger46b6c792007-06-11 19:03:44 -0500570/*
Jon Loeligered26c742007-07-10 09:10:49 -0500571 * BOOTP options
572 */
573#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500574
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575#undef CONFIG_WATCHDOG /* watchdog disabled */
576
577/*
578 * Miscellaneous configurable options
579 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500582/*
583 * For booting Linux, the board info and command line data
584 * have to be in the first 8 MB of memory, since this is
585 * the maximum mapped by the Linux kernel during initialization.
586 */
Scott Wood0c431f72016-07-19 17:51:55 -0500587#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
588#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589
Jon Loeliger46b6c792007-06-11 19:03:44 -0500590#if defined(CONFIG_CMD_KGDB)
591 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500592#endif
593
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500594/*
595 * Environment Configuration
596 */
597
Andy Fleming458c3892007-08-16 16:35:02 -0500598#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500599#define CONFIG_HAS_ETH1 1
600#define CONFIG_HAS_ETH2 1
601#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500602
Jon Loeliger4982cda2006-05-09 08:23:49 -0500603#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500604
Mario Six790d8442018-03-28 14:38:20 +0200605#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000606#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000607#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500608#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500609
Jon Loeliger465b9d82006-04-27 10:15:16 -0500610#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500611#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500612#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500613
Jon Loeliger465b9d82006-04-27 10:15:16 -0500614/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500615#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500616
Wolfgang Denka1be4762008-05-20 16:00:29 +0200617#define CONFIG_EXTRA_ENV_SETTINGS \
618 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200619 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200620 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200621 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
622 " +$filesize; " \
623 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
624 " +$filesize; " \
625 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
626 " $filesize; " \
627 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
628 " +$filesize; " \
629 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
630 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200631 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500632 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200633 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500634 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200635 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600636 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
637 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200638 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500639
Wolfgang Denka1be4762008-05-20 16:00:29 +0200640#define CONFIG_NFSBOOTCOMMAND \
641 "setenv bootargs root=/dev/nfs rw " \
642 "nfsroot=$serverip:$rootpath " \
643 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
644 "console=$consoledev,$baudrate $othbootargs;" \
645 "tftp $loadaddr $bootfile;" \
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500648
Wolfgang Denka1be4762008-05-20 16:00:29 +0200649#define CONFIG_RAMBOOTCOMMAND \
650 "setenv bootargs root=/dev/ram rw " \
651 "console=$consoledev,$baudrate $othbootargs;" \
652 "tftp $ramdiskaddr $ramdiskfile;" \
653 "tftp $loadaddr $bootfile;" \
654 "tftp $fdtaddr $fdtfile;" \
655 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500656
657#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
658
659#endif /* __CONFIG_H */