blob: 1560b61387060c72f23e4db0b9c8e696d651313e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Simon Glassfb64e362020-05-10 11:40:09 -060018#include <linux/stringify.h>
19
Jon Loeliger5c8aa972006-04-26 17:58:56 -050020/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023/*
24 * default CCSRBAR is at 0xff700000
25 * assume U-Boot is less than 0.5MB
26 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027
Jon Loeliger5c8aa972006-04-26 17:58:56 -050028#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060029#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050030#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050031
Becky Bruce6c2bec32008-10-31 17:14:14 -050032/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060033 * virtual address to be used for temporary mappings. There
34 * should be 128k free at this VA.
35 */
36#define CONFIG_SYS_SCRATCH_VA 0xe0000000
37
Kumar Gala46b208982011-01-04 17:45:13 -060038#define CONFIG_SYS_SRIO
39#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050040
Robert P. J. Daya8099812016-05-03 19:52:49 -040041#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
42#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050043#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050047
Peter Tyser86dee4a2010-10-07 22:32:48 -050048#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049
Wolfgang Denka1be4762008-05-20 16:00:29 +020050#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051
Jon Loeliger465b9d82006-04-27 10:15:16 -050052/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053 * L2CR setup -- make sure this is right for your board!
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056#define L2_INIT 0
57#define L2_ENABLE (L2CR_L2E)
58
59#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050060#ifndef __ASSEMBLY__
61extern unsigned long get_board_sys_clk(unsigned long dummy);
62#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020063#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050064#endif
65
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066/*
Becky Bruce0bd25092008-11-06 17:37:35 -060067 * With the exception of PCI Memory and Rapid IO, most devices will simply
68 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
69 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
70 */
71#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050072#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060073#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050074#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060075#endif
76
77/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050078 * Base addresses -- Note these are effective addresses where the
79 * actual resources get mapped (not physical addresses)
80 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060081#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083
Becky Bruce0bd25092008-11-06 17:37:35 -060084/* Physical addresses */
85#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050086#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
87#define CONFIG_SYS_CCSRBAR_PHYS \
88 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
89 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060090
york93799ca2010-07-02 22:25:52 +000091#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
92
Jon Loeliger5c8aa972006-04-26 17:58:56 -050093/*
94 * DDR Setup
95 */
Kumar Galacad506c2008-08-26 15:01:35 -050096#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600104#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500105#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500106
Kumar Galacad506c2008-08-26 15:01:35 -0500107#define CONFIG_DIMM_SLOTS_PER_CTLR 2
108#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500109
Kumar Galacad506c2008-08-26 15:01:35 -0500110/*
111 * I2C addresses of SPD EEPROMs
112 */
113#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
114#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
115#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
116#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500117
Kumar Galacad506c2008-08-26 15:01:35 -0500118/*
119 * These are used when DDR doesn't use SPD.
120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
122#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
123#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
124#define CONFIG_SYS_DDR_TIMING_3 0x00000000
125#define CONFIG_SYS_DDR_TIMING_0 0x00260802
126#define CONFIG_SYS_DDR_TIMING_1 0x39357322
127#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
128#define CONFIG_SYS_DDR_MODE_1 0x00480432
129#define CONFIG_SYS_DDR_MODE_2 0x00000000
130#define CONFIG_SYS_DDR_INTERVAL 0x06090100
131#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
132#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
133#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
134#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
135#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
136#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500137
Jon Loeliger4eab6232008-01-15 13:42:41 -0600138#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200140#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
142#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600144#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500145#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
146#define CONFIG_SYS_FLASH_BASE_PHYS \
147 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
148 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600149
Becky Bruce1f642fc2009-02-02 16:34:52 -0600150#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500151
Becky Bruce0bd25092008-11-06 17:37:35 -0600152#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
153 | 0x00001001) /* port size 16bit */
154#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500155
Becky Bruce0bd25092008-11-06 17:37:35 -0600156#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
157 | 0x00001001) /* port size 16bit */
158#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159
Becky Bruce0bd25092008-11-06 17:37:35 -0600160#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
161 | 0x00000801) /* port size 8bit */
162#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600164/*
165 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
166 * The PIXIS and CF by themselves aren't large enough to take up the 128k
167 * required for the smallest BAT mapping, so there's a 64k hole.
168 */
169#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500170#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500171
Kim Phillips53b34982007-08-21 17:00:17 -0500172#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600173#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500174#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
175#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
176 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600177#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500178#define PIXIS_ID 0x0 /* Board ID at offset 0 */
179#define PIXIS_VER 0x1 /* Board version at offset 1 */
180#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
181#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
182#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
183#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
184#define PIXIS_VCTL 0x10 /* VELA Control Register */
185#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
186#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
187#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500188#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
189#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500190#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
191#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
192#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
193#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500195
Becky Bruce74d126f2008-10-31 17:13:49 -0500196/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600197#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600198#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500199
Becky Bruce2e1aef02008-11-05 14:55:32 -0600200#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#undef CONFIG_SYS_FLASH_CHECKSUM
204#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
205#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600207#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
212#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215#endif
216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800218#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500220#endif
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_RAM_LOCK 1
223#ifndef CONFIG_SYS_INIT_RAM_LOCK
224#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500225#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500227#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200228#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229
Wolfgang Denk0191e472010-10-26 14:34:52 +0200230#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232
Scott Wood8a9f2e02015-04-15 16:13:48 -0500233#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235
236/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_NS16550_SERIAL
238#define CONFIG_SYS_NS16550_REG_SIZE 1
239#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
245#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500246
Jon Loeliger465b9d82006-04-27 10:15:16 -0500247/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500248 * I2C
249 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200250#define CONFIG_SYS_I2C
251#define CONFIG_SYS_I2C_FSL
252#define CONFIG_SYS_FSL_I2C_SPEED 400000
253#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
254#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
255#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500256
Jon Loeliger20836d42006-05-19 13:22:44 -0500257/*
258 * RapidIO MMU
259 */
Kumar Gala46b208982011-01-04 17:45:13 -0600260#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600261#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500262#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
263#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600264#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500265#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
266#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600267#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500268#define CONFIG_SYS_SRIO1_MEM_PHYS \
269 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
270 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600271#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500272
273/*
274 * General PCI
275 * Addresses are mapped 1-1.
276 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600277
Kumar Galadbbfb002010-12-17 10:47:36 -0600278#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500279#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600280#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500281#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500282#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
283#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600284#else
Kumar Galae78f6652010-07-09 00:02:34 -0500285#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500286#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
287#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600288#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500289#define CONFIG_SYS_PCIE1_MEM_PHYS \
290 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
291 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500292#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
293#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
294#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500295#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
296#define CONFIG_SYS_PCIE1_IO_PHYS \
297 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
298 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500299#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500300
Becky Bruce6a026a62009-02-03 18:10:56 -0600301#ifdef CONFIG_PHYS_64BIT
302/*
Kumar Galae78f6652010-07-09 00:02:34 -0500303 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600304 * This will increase the amount of PCI address space available for
305 * for mapping RAM.
306 */
Kumar Galae78f6652010-07-09 00:02:34 -0500307#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600308#else
Kumar Galae78f6652010-07-09 00:02:34 -0500309#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
310 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600311#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500312#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
313 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500314#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
315 + CONFIG_SYS_PCIE1_MEM_SIZE)
316#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500317#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
318 + CONFIG_SYS_PCIE1_MEM_SIZE)
319#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
320#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
321#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
322 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500323#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
324 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500325#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
326 + CONFIG_SYS_PCIE1_IO_SIZE)
327#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500328
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500329#if defined(CONFIG_PCI)
330
Wolfgang Denka1be4762008-05-20 16:00:29 +0200331#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500332
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500333#undef CONFIG_TULIP
334
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200335/************************************************************
336 * USB support
337 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200338#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200339#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
341#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
342#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200343
Jason Jinbb20f352007-07-13 12:14:58 +0800344/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500345#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800346
347/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500348/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800349
350/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800351
352#if defined(CONFIG_VIDEO)
353#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800354#define CONFIG_ATI_RADEON_FB
355#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500356#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800357#endif
358
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500359#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500360
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800361#ifdef CONFIG_SCSI_AHCI
362#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
364#define CONFIG_SYS_SCSI_MAX_LUN 1
365#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800366#endif
367
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500368#endif /* CONFIG_PCI */
369
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500370#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200371#define CONFIG_TSEC1 1
372#define CONFIG_TSEC1_NAME "eTSEC1"
373#define CONFIG_TSEC2 1
374#define CONFIG_TSEC2_NAME "eTSEC2"
375#define CONFIG_TSEC3 1
376#define CONFIG_TSEC3_NAME "eTSEC3"
377#define CONFIG_TSEC4 1
378#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500379
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500380#define TSEC1_PHY_ADDR 0
381#define TSEC2_PHY_ADDR 1
382#define TSEC3_PHY_ADDR 2
383#define TSEC4_PHY_ADDR 3
384#define TSEC1_PHYIDX 0
385#define TSEC2_PHYIDX 0
386#define TSEC3_PHYIDX 0
387#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500388#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
389#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
390#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
391#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500392
393#define CONFIG_ETHPRIME "eTSEC1"
394
395#endif /* CONFIG_TSEC_ENET */
396
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500397#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600398#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
399#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
400
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500401/* Put physical address into the BAT format */
402#define BAT_PHYS_ADDR(low, high) \
403 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
404/* Convert high/low pairs to actual 64-bit value */
405#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
406#else
407/* 32-bit systems just ignore the "high" bits */
408#define BAT_PHYS_ADDR(low, high) (low)
409#define PAIRED_PHYS_TO_PHYS(low, high) (low)
410#endif
411
Jon Loeliger20836d42006-05-19 13:22:44 -0500412/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600413 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500414 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500416#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500417
Jon Loeliger20836d42006-05-19 13:22:44 -0500418/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600419 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500420 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500421#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
422 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600423 | BATL_PP_RW | BATL_CACHEINHIBIT | \
424 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600425#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
426 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500427#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
428 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600429 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600430#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500431
432/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500433 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500434 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600435 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500436 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500437#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000438#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500439#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
440 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600441 | BATL_PP_RW | BATL_CACHEINHIBIT \
442 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500443#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500444 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500445#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
446 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600447 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500448#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
449#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500450#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
451 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600452 | BATL_PP_RW | BATL_CACHEINHIBIT | \
453 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600454#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600455 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500456#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
457 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600458 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500460#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500461
Jon Loeliger20836d42006-05-19 13:22:44 -0500462/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600463 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500464 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500465#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
466 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600467 | BATL_PP_RW | BATL_CACHEINHIBIT \
468 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600469#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
470 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500471#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
472 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600473 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500475
Becky Bruce0bd25092008-11-06 17:37:35 -0600476#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
477#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
478 | BATL_PP_RW | BATL_CACHEINHIBIT \
479 | BATL_GUARDEDSTORAGE)
480#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
481 | BATU_BL_1M | BATU_VS | BATU_VP)
482#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
483 | BATL_PP_RW | BATL_CACHEINHIBIT)
484#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
485#endif
486
Jon Loeliger20836d42006-05-19 13:22:44 -0500487/*
Kumar Galae78f6652010-07-09 00:02:34 -0500488 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500489 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500490#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
491 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600492 | BATL_PP_RW | BATL_CACHEINHIBIT \
493 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500494#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600495 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500496#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
497 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600498 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500500
Jon Loeliger20836d42006-05-19 13:22:44 -0500501/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600502 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500503 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
505#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
506#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
507#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500508
Jon Loeliger20836d42006-05-19 13:22:44 -0500509/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600510 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500511 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500512#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
513 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600514 | BATL_PP_RW | BATL_CACHEINHIBIT \
515 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600516#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
517 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500518#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
519 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600520 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500522
Becky Bruce2a978672008-11-05 14:55:35 -0600523/* Map the last 1M of flash where we're running from reset */
524#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
525 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200526#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600527#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
528 | BATL_MEMCOHERENCE)
529#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
530
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600531/*
532 * BAT7 FREE - used later for tmp mappings
533 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_DBAT7L 0x00000000
535#define CONFIG_SYS_DBAT7U 0x00000000
536#define CONFIG_SYS_IBAT7L 0x00000000
537#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500538
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500539/*
540 * Environment
541 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542
543#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200544#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500545
Jon Loeliger46b6c792007-06-11 19:03:44 -0500546/*
Jon Loeligered26c742007-07-10 09:10:49 -0500547 * BOOTP options
548 */
549#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500550
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500551#undef CONFIG_WATCHDOG /* watchdog disabled */
552
553/*
554 * Miscellaneous configurable options
555 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200556#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500557
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500558/*
559 * For booting Linux, the board info and command line data
560 * have to be in the first 8 MB of memory, since this is
561 * the maximum mapped by the Linux kernel during initialization.
562 */
Scott Wood0c431f72016-07-19 17:51:55 -0500563#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
564#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500565
Jon Loeliger46b6c792007-06-11 19:03:44 -0500566#if defined(CONFIG_CMD_KGDB)
567 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500568#endif
569
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500570/*
571 * Environment Configuration
572 */
573
Andy Fleming458c3892007-08-16 16:35:02 -0500574#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500575#define CONFIG_HAS_ETH1 1
576#define CONFIG_HAS_ETH2 1
577#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500578
Jon Loeliger4982cda2006-05-09 08:23:49 -0500579#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500580
Mario Six790d8442018-03-28 14:38:20 +0200581#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000582#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000583#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500584#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500585
Jon Loeliger465b9d82006-04-27 10:15:16 -0500586#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500587#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500588#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589
Jon Loeliger465b9d82006-04-27 10:15:16 -0500590/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500591#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500592
Wolfgang Denka1be4762008-05-20 16:00:29 +0200593#define CONFIG_EXTRA_ENV_SETTINGS \
594 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200595 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200596 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200597 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
598 " +$filesize; " \
599 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
600 " +$filesize; " \
601 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
602 " $filesize; " \
603 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
604 " +$filesize; " \
605 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
606 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200607 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500608 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200609 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500610 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200611 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600612 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
613 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200614 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615
Wolfgang Denka1be4762008-05-20 16:00:29 +0200616#define CONFIG_NFSBOOTCOMMAND \
617 "setenv bootargs root=/dev/nfs rw " \
618 "nfsroot=$serverip:$rootpath " \
619 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
620 "console=$consoledev,$baudrate $othbootargs;" \
621 "tftp $loadaddr $bootfile;" \
622 "tftp $fdtaddr $fdtfile;" \
623 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500624
Wolfgang Denka1be4762008-05-20 16:00:29 +0200625#define CONFIG_RAMBOOTCOMMAND \
626 "setenv bootargs root=/dev/ram rw " \
627 "console=$consoledev,$baudrate $othbootargs;" \
628 "tftp $ramdiskaddr $ramdiskfile;" \
629 "tftp $loadaddr $bootfile;" \
630 "tftp $fdtaddr $fdtfile;" \
631 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500632
633#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
634
635#endif /* __CONFIG_H */