blob: da38b26c27d5776e35f89b9b16e6241ef4cc8b7a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren8981bff2014-01-24 12:46:15 -07002/*
Tom Warrena8480ef2015-06-25 09:50:44 -07003 * (C) Copyright 2013-2015
Tom Warren8981bff2014-01-24 12:46:15 -07004 * NVIDIA Corporation <www.nvidia.com>
Tom Warren8981bff2014-01-24 12:46:15 -07005 */
6
7/* Tegra124 Clock control functions */
8
9#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Tom Warren8981bff2014-01-24 12:46:15 -070012#include <asm/io.h>
13#include <asm/arch/clock.h>
14#include <asm/arch/sysctr.h>
15#include <asm/arch/tegra.h>
16#include <asm/arch-tegra/clk_rst.h>
17#include <asm/arch-tegra/timer.h>
18#include <div64.h>
19#include <fdtdec.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Tom Warren8981bff2014-01-24 12:46:15 -070021
22/*
23 * Clock types that we can use as a source. The Tegra124 has muxes for the
24 * peripheral clocks, and in most cases there are four options for the clock
25 * source. This gives us a clock 'type' and exploits what commonality exists
26 * in the device.
27 *
28 * Letters are obvious, except for T which means CLK_M, and S which means the
29 * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
30 * datasheet) and PLL_M are different things. The former is the basic
31 * clock supplied to the SOC from an external oscillator. The latter is the
32 * memory clock PLL.
33 *
34 * See definitions in clock_id in the header file.
35 */
36enum clock_type_id {
37 CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
38 CLOCK_TYPE_MCPA, /* and so on */
39 CLOCK_TYPE_MCPT,
40 CLOCK_TYPE_PCM,
41 CLOCK_TYPE_PCMT,
42 CLOCK_TYPE_PDCT,
43 CLOCK_TYPE_ACPT,
44 CLOCK_TYPE_ASPTE,
45 CLOCK_TYPE_PMDACD2T,
46 CLOCK_TYPE_PCST,
Simon Glass93a19952015-04-14 21:03:34 -060047 CLOCK_TYPE_DP,
Tom Warren8981bff2014-01-24 12:46:15 -070048
49 CLOCK_TYPE_PC2CC3M,
50 CLOCK_TYPE_PC2CC3S_T,
51 CLOCK_TYPE_PC2CC3M_T,
52 CLOCK_TYPE_PC2CC3M_T16, /* PC2CC3M_T, but w/16-bit divisor (I2C) */
53 CLOCK_TYPE_MC2CC3P_A,
54 CLOCK_TYPE_M,
55 CLOCK_TYPE_MCPTM2C2C3,
56 CLOCK_TYPE_PC2CC3T_S,
57 CLOCK_TYPE_AC2CC3P_TS2,
58
59 CLOCK_TYPE_COUNT,
60 CLOCK_TYPE_NONE = -1, /* invalid clock type */
61};
62
63enum {
64 CLOCK_MAX_MUX = 8 /* number of source options for each clock */
65};
66
67/*
68 * Clock source mux for each clock type. This just converts our enum into
69 * a list of mux sources for use by the code.
70 *
71 * Note:
72 * The extra column in each clock source array is used to store the mask
73 * bits in its register for the source.
74 */
75#define CLK(x) CLOCK_ID_ ## x
76static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
Simon Glassf4253352019-04-01 13:38:38 -070077 { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(CLK_M),
Tom Warren8981bff2014-01-24 12:46:15 -070078 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
79 MASK_BITS_31_30},
80 { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
81 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
82 MASK_BITS_31_30},
83 { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
84 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
85 MASK_BITS_31_30},
86 { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
87 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
88 MASK_BITS_31_30},
89 { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
90 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
91 MASK_BITS_31_30},
92 { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
93 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
94 MASK_BITS_31_30},
95 { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
96 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
97 MASK_BITS_31_30},
98 { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
99 CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
100 MASK_BITS_31_29},
101 { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
102 CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
103 MASK_BITS_31_29},
104 { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
105 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
106 MASK_BITS_31_28},
Simon Glass93a19952015-04-14 21:03:34 -0600107 /* CLOCK_TYPE_DP */
108 { CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
109 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
110 MASK_BITS_31_28},
Tom Warren8981bff2014-01-24 12:46:15 -0700111
112 /* Additional clock types on Tegra114+ */
113 /* CLOCK_TYPE_PC2CC3M */
114 { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
115 CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
116 MASK_BITS_31_29},
117 /* CLOCK_TYPE_PC2CC3S_T */
118 { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
119 CLK(SFROM32KHZ), CLK(NONE), CLK(OSC), CLK(NONE),
120 MASK_BITS_31_29},
121 /* CLOCK_TYPE_PC2CC3M_T */
122 { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
123 CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
124 MASK_BITS_31_29},
125 /* CLOCK_TYPE_PC2CC3M_T, w/16-bit divisor (I2C) */
126 { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
127 CLK(MEMORY), CLK(NONE), CLK(OSC), CLK(NONE),
128 MASK_BITS_31_29},
129 /* CLOCK_TYPE_MC2CC3P_A */
130 { CLK(MEMORY), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
131 CLK(PERIPH), CLK(NONE), CLK(AUDIO), CLK(NONE),
132 MASK_BITS_31_29},
133 /* CLOCK_TYPE_M */
134 { CLK(MEMORY), CLK(NONE), CLK(NONE), CLK(NONE),
135 CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
136 MASK_BITS_31_30},
137 /* CLOCK_TYPE_MCPTM2C2C3 */
138 { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
139 CLK(MEMORY2), CLK(CGENERAL2), CLK(CGENERAL3), CLK(NONE),
140 MASK_BITS_31_29},
141 /* CLOCK_TYPE_PC2CC3T_S */
142 { CLK(PERIPH), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
143 CLK(OSC), CLK(NONE), CLK(SFROM32KHZ), CLK(NONE),
144 MASK_BITS_31_29},
145 /* CLOCK_TYPE_AC2CC3P_TS2 */
146 { CLK(AUDIO), CLK(CGENERAL2), CLK(CGENERAL), CLK(CGENERAL3),
147 CLK(PERIPH), CLK(NONE), CLK(OSC), CLK(SRC2),
148 MASK_BITS_31_29},
149};
150
151/*
152 * Clock type for each peripheral clock source. We put the name in each
153 * record just so it is easy to match things up
154 */
155#define TYPE(name, type) type
156static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
157 /* 0x00 */
158 TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
159 TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
160 TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
161 TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PC2CC3M),
162 TYPE(PERIPHC_PWM, CLOCK_TYPE_PC2CC3S_T),
163 TYPE(PERIPHC_05h, CLOCK_TYPE_NONE),
164 TYPE(PERIPHC_SBC2, CLOCK_TYPE_PC2CC3M_T),
165 TYPE(PERIPHC_SBC3, CLOCK_TYPE_PC2CC3M_T),
166
167 /* 0x08 */
168 TYPE(PERIPHC_08h, CLOCK_TYPE_NONE),
169 TYPE(PERIPHC_I2C1, CLOCK_TYPE_PC2CC3M_T16),
170 TYPE(PERIPHC_I2C5, CLOCK_TYPE_PC2CC3M_T16),
171 TYPE(PERIPHC_0bh, CLOCK_TYPE_NONE),
172 TYPE(PERIPHC_0ch, CLOCK_TYPE_NONE),
173 TYPE(PERIPHC_SBC1, CLOCK_TYPE_PC2CC3M_T),
174 TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
175 TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
176
177 /* 0x10 */
178 TYPE(PERIPHC_10h, CLOCK_TYPE_NONE),
179 TYPE(PERIPHC_11h, CLOCK_TYPE_NONE),
180 TYPE(PERIPHC_VI, CLOCK_TYPE_MC2CC3P_A),
181 TYPE(PERIPHC_13h, CLOCK_TYPE_NONE),
182 TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PC2CC3M_T),
183 TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PC2CC3M_T),
184 TYPE(PERIPHC_16h, CLOCK_TYPE_NONE),
185 TYPE(PERIPHC_17h, CLOCK_TYPE_NONE),
186
187 /* 0x18 */
188 TYPE(PERIPHC_18h, CLOCK_TYPE_NONE),
189 TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PC2CC3M_T),
190 TYPE(PERIPHC_VFIR, CLOCK_TYPE_PC2CC3M_T),
191 TYPE(PERIPHC_1Bh, CLOCK_TYPE_NONE),
192 TYPE(PERIPHC_1Ch, CLOCK_TYPE_NONE),
193 TYPE(PERIPHC_HSI, CLOCK_TYPE_PC2CC3M_T),
194 TYPE(PERIPHC_UART1, CLOCK_TYPE_PC2CC3M_T),
195 TYPE(PERIPHC_UART2, CLOCK_TYPE_PC2CC3M_T),
196
197 /* 0x20 */
198 TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MC2CC3P_A),
199 TYPE(PERIPHC_21h, CLOCK_TYPE_NONE),
200 TYPE(PERIPHC_22h, CLOCK_TYPE_NONE),
201 TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
202 TYPE(PERIPHC_24h, CLOCK_TYPE_NONE),
203 TYPE(PERIPHC_25h, CLOCK_TYPE_NONE),
204 TYPE(PERIPHC_I2C2, CLOCK_TYPE_PC2CC3M_T16),
205 TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPTM2C2C3),
206
207 /* 0x28 */
208 TYPE(PERIPHC_UART3, CLOCK_TYPE_PC2CC3M_T),
209 TYPE(PERIPHC_29h, CLOCK_TYPE_NONE),
210 TYPE(PERIPHC_VI_SENSOR, CLOCK_TYPE_MC2CC3P_A),
211 TYPE(PERIPHC_2bh, CLOCK_TYPE_NONE),
212 TYPE(PERIPHC_2ch, CLOCK_TYPE_NONE),
213 TYPE(PERIPHC_SBC4, CLOCK_TYPE_PC2CC3M_T),
214 TYPE(PERIPHC_I2C3, CLOCK_TYPE_PC2CC3M_T16),
215 TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PC2CC3M_T),
216
217 /* 0x30 */
218 TYPE(PERIPHC_UART4, CLOCK_TYPE_PC2CC3M_T),
219 TYPE(PERIPHC_UART5, CLOCK_TYPE_PC2CC3M_T),
220 TYPE(PERIPHC_VDE, CLOCK_TYPE_PC2CC3M_T),
221 TYPE(PERIPHC_OWR, CLOCK_TYPE_PC2CC3M_T),
222 TYPE(PERIPHC_NOR, CLOCK_TYPE_PC2CC3M_T),
223 TYPE(PERIPHC_CSITE, CLOCK_TYPE_PC2CC3M_T),
224 TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
225 TYPE(PERIPHC_DTV, CLOCK_TYPE_NONE),
226
227 /* 0x38 */
228 TYPE(PERIPHC_38h, CLOCK_TYPE_NONE),
229 TYPE(PERIPHC_39h, CLOCK_TYPE_NONE),
230 TYPE(PERIPHC_3ah, CLOCK_TYPE_NONE),
231 TYPE(PERIPHC_3bh, CLOCK_TYPE_NONE),
232 TYPE(PERIPHC_MSENC, CLOCK_TYPE_MC2CC3P_A),
233 TYPE(PERIPHC_TSEC, CLOCK_TYPE_PC2CC3M_T),
234 TYPE(PERIPHC_3eh, CLOCK_TYPE_NONE),
235 TYPE(PERIPHC_OSC, CLOCK_TYPE_NONE),
236
237 /* 0x40 */
238 TYPE(PERIPHC_40h, CLOCK_TYPE_NONE), /* start with 0x3b0 */
239 TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PC2CC3M_T),
240 TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PC2CC3T_S),
241 TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
242 TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
243 TYPE(PERIPHC_I2C4, CLOCK_TYPE_PC2CC3M_T16),
244 TYPE(PERIPHC_SBC5, CLOCK_TYPE_PC2CC3M_T),
245 TYPE(PERIPHC_SBC6, CLOCK_TYPE_PC2CC3M_T),
246
247 /* 0x48 */
248 TYPE(PERIPHC_AUDIO, CLOCK_TYPE_AC2CC3P_TS2),
249 TYPE(PERIPHC_49h, CLOCK_TYPE_NONE),
250 TYPE(PERIPHC_DAM0, CLOCK_TYPE_AC2CC3P_TS2),
251 TYPE(PERIPHC_DAM1, CLOCK_TYPE_AC2CC3P_TS2),
252 TYPE(PERIPHC_DAM2, CLOCK_TYPE_AC2CC3P_TS2),
253 TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PC2CC3M_T),
254 TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PC2CC3S_T),
255 TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
256
257 /* 0x50 */
258 TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
259 TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
260 TYPE(PERIPHC_52h, CLOCK_TYPE_NONE),
261 TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PC2CC3S_T),
262 TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
263 TYPE(PERIPHC_55h, CLOCK_TYPE_NONE),
264 TYPE(PERIPHC_56h, CLOCK_TYPE_NONE),
265 TYPE(PERIPHC_57h, CLOCK_TYPE_NONE),
266
267 /* 0x58 */
268 TYPE(PERIPHC_58h, CLOCK_TYPE_NONE),
Simon Glass93a19952015-04-14 21:03:34 -0600269 TYPE(PERIPHC_SOR, CLOCK_TYPE_NONE),
Tom Warren8981bff2014-01-24 12:46:15 -0700270 TYPE(PERIPHC_5ah, CLOCK_TYPE_NONE),
271 TYPE(PERIPHC_5bh, CLOCK_TYPE_NONE),
272 TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT),
273 TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
274 TYPE(PERIPHC_HDA, CLOCK_TYPE_PC2CC3M_T),
275 TYPE(PERIPHC_5fh, CLOCK_TYPE_NONE),
276
277 /* 0x60 */
278 TYPE(PERIPHC_XUSB_CORE_HOST, CLOCK_TYPE_NONE),
279 TYPE(PERIPHC_XUSB_FALCON, CLOCK_TYPE_NONE),
280 TYPE(PERIPHC_XUSB_FS, CLOCK_TYPE_NONE),
281 TYPE(PERIPHC_XUSB_CORE_DEV, CLOCK_TYPE_NONE),
282 TYPE(PERIPHC_XUSB_SS, CLOCK_TYPE_NONE),
283 TYPE(PERIPHC_CILAB, CLOCK_TYPE_NONE),
284 TYPE(PERIPHC_CILCD, CLOCK_TYPE_NONE),
285 TYPE(PERIPHC_CILE, CLOCK_TYPE_NONE),
286
287 /* 0x68 */
288 TYPE(PERIPHC_DSIA_LP, CLOCK_TYPE_NONE),
289 TYPE(PERIPHC_DSIB_LP, CLOCK_TYPE_NONE),
290 TYPE(PERIPHC_ENTROPY, CLOCK_TYPE_NONE),
291 TYPE(PERIPHC_DVFS_REF, CLOCK_TYPE_NONE),
292 TYPE(PERIPHC_DVFS_SOC, CLOCK_TYPE_NONE),
293 TYPE(PERIPHC_TRACECLKIN, CLOCK_TYPE_NONE),
294 TYPE(PERIPHC_ADX0, CLOCK_TYPE_NONE),
295 TYPE(PERIPHC_AMX0, CLOCK_TYPE_NONE),
296
297 /* 0x70 */
298 TYPE(PERIPHC_EMC_LATENCY, CLOCK_TYPE_NONE),
299 TYPE(PERIPHC_SOC_THERM, CLOCK_TYPE_NONE),
300 TYPE(PERIPHC_72h, CLOCK_TYPE_NONE),
301 TYPE(PERIPHC_73h, CLOCK_TYPE_NONE),
302 TYPE(PERIPHC_74h, CLOCK_TYPE_NONE),
303 TYPE(PERIPHC_75h, CLOCK_TYPE_NONE),
304 TYPE(PERIPHC_VI_SENSOR2, CLOCK_TYPE_NONE),
305 TYPE(PERIPHC_I2C6, CLOCK_TYPE_PC2CC3M_T16),
306
307 /* 0x78 */
308 TYPE(PERIPHC_78h, CLOCK_TYPE_NONE),
309 TYPE(PERIPHC_EMC_DLL, CLOCK_TYPE_MCPTM2C2C3),
310 TYPE(PERIPHC_HDMI_AUDIO, CLOCK_TYPE_NONE),
311 TYPE(PERIPHC_CLK72MHZ, CLOCK_TYPE_NONE),
312 TYPE(PERIPHC_ADX1, CLOCK_TYPE_AC2CC3P_TS2),
313 TYPE(PERIPHC_AMX1, CLOCK_TYPE_AC2CC3P_TS2),
314 TYPE(PERIPHC_VIC, CLOCK_TYPE_NONE),
315 TYPE(PERIPHC_7Fh, CLOCK_TYPE_NONE),
316};
317
318/*
319 * This array translates a periph_id to a periphc_internal_id
320 *
321 * Not present/matched up:
322 * uint vi_sensor; _VI_SENSOR_0, 0x1A8
323 * SPDIF - which is both 0x08 and 0x0c
324 *
325 */
326#define NONE(name) (-1)
327#define OFFSET(name, value) PERIPHC_ ## name
328static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
329 /* Low word: 31:0 */
330 NONE(CPU),
331 NONE(COP),
332 NONE(TRIGSYS),
333 NONE(ISPB),
334 NONE(RESERVED4),
335 NONE(TMR),
336 PERIPHC_UART1,
337 PERIPHC_UART2, /* and vfir 0x68 */
338
339 /* 8 */
340 NONE(GPIO),
341 PERIPHC_SDMMC2,
342 PERIPHC_SPDIF_IN,
343 PERIPHC_I2S1,
344 PERIPHC_I2C1,
345 NONE(RESERVED13),
346 PERIPHC_SDMMC1,
347 PERIPHC_SDMMC4,
348
349 /* 16 */
350 NONE(TCW),
351 PERIPHC_PWM,
352 PERIPHC_I2S2,
353 NONE(RESERVED19),
354 PERIPHC_VI,
355 NONE(RESERVED21),
356 NONE(USBD),
357 NONE(ISP),
358
359 /* 24 */
360 NONE(RESERVED24),
361 NONE(RESERVED25),
362 PERIPHC_DISP2,
363 PERIPHC_DISP1,
364 PERIPHC_HOST1X,
365 NONE(VCP),
366 PERIPHC_I2S0,
367 NONE(CACHE2),
368
369 /* Middle word: 63:32 */
370 NONE(MEM),
371 NONE(AHBDMA),
372 NONE(APBDMA),
373 NONE(RESERVED35),
374 NONE(RESERVED36),
375 NONE(STAT_MON),
376 NONE(RESERVED38),
377 NONE(FUSE),
378
379 /* 40 */
380 NONE(KFUSE),
381 PERIPHC_SBC1, /* SBCx = SPIx */
382 PERIPHC_NOR,
383 NONE(RESERVED43),
384 PERIPHC_SBC2,
385 NONE(XIO),
386 PERIPHC_SBC3,
387 PERIPHC_I2C5,
388
389 /* 48 */
390 NONE(DSI),
391 NONE(RESERVED49),
392 PERIPHC_HSI,
393 PERIPHC_HDMI,
394 NONE(CSI),
395 NONE(RESERVED53),
396 PERIPHC_I2C2,
397 PERIPHC_UART3,
398
399 /* 56 */
400 NONE(MIPI_CAL),
401 PERIPHC_EMC,
402 NONE(USB2),
403 NONE(USB3),
404 NONE(RESERVED60),
405 PERIPHC_VDE,
406 NONE(BSEA),
407 NONE(BSEV),
408
409 /* Upper word 95:64 */
410 NONE(RESERVED64),
411 PERIPHC_UART4,
412 PERIPHC_UART5,
413 PERIPHC_I2C3,
414 PERIPHC_SBC4,
415 PERIPHC_SDMMC3,
416 NONE(PCIE),
417 PERIPHC_OWR,
418
419 /* 72 */
420 NONE(AFI),
421 PERIPHC_CSITE,
422 NONE(PCIEXCLK),
423 NONE(AVPUCQ),
424 NONE(LA),
425 NONE(TRACECLKIN),
426 NONE(SOC_THERM),
427 NONE(DTV),
428
429 /* 80 */
430 NONE(RESERVED80),
431 PERIPHC_I2CSLOW,
432 NONE(DSIB),
433 PERIPHC_TSEC,
434 NONE(RESERVED84),
435 NONE(RESERVED85),
436 NONE(RESERVED86),
437 NONE(EMUCIF),
438
439 /* 88 */
440 NONE(RESERVED88),
441 NONE(XUSB_HOST),
442 NONE(RESERVED90),
443 PERIPHC_MSENC,
444 NONE(RESERVED92),
445 NONE(RESERVED93),
446 NONE(RESERVED94),
447 NONE(XUSB_DEV),
448
449 /* V word: 31:0 */
450 NONE(CPUG),
451 NONE(CPULP),
452 NONE(V_RESERVED2),
453 PERIPHC_MSELECT,
454 NONE(V_RESERVED4),
455 PERIPHC_I2S3,
456 PERIPHC_I2S4,
457 PERIPHC_I2C4,
458
459 /* 104 */
460 PERIPHC_SBC5,
461 PERIPHC_SBC6,
462 PERIPHC_AUDIO,
463 NONE(APBIF),
464 PERIPHC_DAM0,
465 PERIPHC_DAM1,
466 PERIPHC_DAM2,
467 PERIPHC_HDA2CODEC2X,
468
469 /* 112 */
470 NONE(ATOMICS),
471 NONE(V_RESERVED17),
472 NONE(V_RESERVED18),
473 NONE(V_RESERVED19),
474 NONE(V_RESERVED20),
475 NONE(V_RESERVED21),
476 NONE(V_RESERVED22),
477 PERIPHC_ACTMON,
478
479 /* 120 */
Simon Glass75b1c232015-06-05 14:39:39 -0600480 PERIPHC_EXTPERIPH1,
Tom Warren8981bff2014-01-24 12:46:15 -0700481 NONE(EXTPERIPH2),
482 NONE(EXTPERIPH3),
483 NONE(OOB),
484 PERIPHC_SATA,
485 PERIPHC_HDA,
486 NONE(TZRAM),
487 NONE(SE),
488
489 /* W word: 31:0 */
490 NONE(HDA2HDMICODEC),
491 NONE(SATACOLD),
492 NONE(W_RESERVED2),
493 NONE(W_RESERVED3),
494 NONE(W_RESERVED4),
495 NONE(W_RESERVED5),
496 NONE(W_RESERVED6),
497 NONE(W_RESERVED7),
498
499 /* 136 */
500 NONE(CEC),
501 NONE(W_RESERVED9),
502 NONE(W_RESERVED10),
503 NONE(W_RESERVED11),
504 NONE(W_RESERVED12),
505 NONE(W_RESERVED13),
506 NONE(XUSB_PADCTL),
507 NONE(W_RESERVED15),
508
509 /* 144 */
510 NONE(W_RESERVED16),
511 NONE(W_RESERVED17),
512 NONE(W_RESERVED18),
513 NONE(W_RESERVED19),
514 NONE(W_RESERVED20),
515 NONE(ENTROPY),
516 NONE(DDS),
517 NONE(W_RESERVED23),
518
519 /* 152 */
520 NONE(DP2),
521 NONE(AMX0),
522 NONE(ADX0),
523 NONE(DVFS),
524 NONE(XUSB_SS),
525 NONE(W_RESERVED29),
526 NONE(W_RESERVED30),
527 NONE(W_RESERVED31),
528
529 /* X word: 31:0 */
530 NONE(SPARE),
531 NONE(X_RESERVED1),
532 NONE(X_RESERVED2),
533 NONE(X_RESERVED3),
534 NONE(CAM_MCLK),
535 NONE(CAM_MCLK2),
536 PERIPHC_I2C6,
537 NONE(X_RESERVED7),
538
539 /* 168 */
540 NONE(X_RESERVED8),
541 NONE(X_RESERVED9),
542 NONE(X_RESERVED10),
543 NONE(VIM2_CLK),
544 NONE(X_RESERVED12),
545 NONE(X_RESERVED13),
546 NONE(EMC_DLL),
547 NONE(X_RESERVED15),
548
549 /* 176 */
550 NONE(HDMI_AUDIO),
551 NONE(CLK72MHZ),
552 NONE(VIC),
553 NONE(X_RESERVED19),
554 NONE(ADX1),
555 NONE(DPAUX),
Simon Glass93a19952015-04-14 21:03:34 -0600556 PERIPHC_SOR,
Tom Warren8981bff2014-01-24 12:46:15 -0700557 NONE(X_RESERVED23),
558
559 /* 184 */
560 NONE(GPU),
561 NONE(AMX1),
562 NONE(X_RESERVED26),
563 NONE(X_RESERVED27),
564 NONE(X_RESERVED28),
565 NONE(X_RESERVED29),
566 NONE(X_RESERVED30),
567 NONE(X_RESERVED31),
568};
569
570/*
Tom Warrena8480ef2015-06-25 09:50:44 -0700571 * PLL divider shift/mask tables for all PLL IDs.
572 */
573struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
574 /*
Simon Glassb6ba3fb2015-08-10 07:14:36 -0600575 * T124: same as T114, some deviations from T2x/T30. Adds PLLDP.
Tom Warrena8480ef2015-06-25 09:50:44 -0700576 * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
577 * If lock_ena or lock_det are >31, they're not used in that PLL.
578 */
579
580 { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
581 .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
582 { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
583 .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
584 { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
585 .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
586 { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
587 .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
588 { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
589 .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
590 { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
591 .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
592 { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
593 .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
594 { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
595 .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
596 { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
597 .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
Simon Glassb6ba3fb2015-08-10 07:14:36 -0600598 { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0xF,
599 .lock_ena = 30, .lock_det = 27, .kcp_shift = 25, .kcp_mask = 3, .kvco_shift = 24, .kvco_mask = 1 }, /* PLLDP */
Tom Warrena8480ef2015-06-25 09:50:44 -0700600};
601
602/*
Tom Warren8981bff2014-01-24 12:46:15 -0700603 * Get the oscillator frequency, from the corresponding hardware configuration
Svyatoslav Ryhel7f4ab332023-02-01 10:53:01 +0200604 * field. Note that T30+ supports 3 new higher freqs.
Tom Warren8981bff2014-01-24 12:46:15 -0700605 */
606enum clock_osc_freq clock_get_osc_freq(void)
607{
608 struct clk_rst_ctlr *clkrst =
609 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
610 u32 reg;
611
612 reg = readl(&clkrst->crc_osc_ctrl);
Svyatoslav Ryhel7f4ab332023-02-01 10:53:01 +0200613 return (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
Tom Warren8981bff2014-01-24 12:46:15 -0700614}
615
616/* Returns a pointer to the clock source register for a peripheral */
617u32 *get_periph_source_reg(enum periph_id periph_id)
618{
619 struct clk_rst_ctlr *clkrst =
620 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
621 enum periphc_internal_id internal_id;
622
623 /* Coresight is a special case */
624 if (periph_id == PERIPH_ID_CSI)
625 return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
626
627 assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
628 internal_id = periph_id_to_internal_id[periph_id];
629 assert(internal_id != -1);
Simon Glass93a19952015-04-14 21:03:34 -0600630 if (internal_id >= PERIPHC_X_FIRST) {
631 internal_id -= PERIPHC_X_FIRST;
632 return &clkrst->crc_clk_src_x[internal_id];
633 } else if (internal_id >= PERIPHC_VW_FIRST) {
Tom Warren8981bff2014-01-24 12:46:15 -0700634 internal_id -= PERIPHC_VW_FIRST;
635 return &clkrst->crc_clk_src_vw[internal_id];
636 } else {
637 return &clkrst->crc_clk_src[internal_id];
638 }
639}
640
Stephen Warren532543c2016-09-13 10:45:56 -0600641int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
642 int *divider_bits, int *type)
643{
644 enum periphc_internal_id internal_id;
645
646 if (!clock_periph_id_isvalid(periph_id))
647 return -1;
648
649 internal_id = periph_id_to_internal_id[periph_id];
650 if (!periphc_internal_id_isvalid(internal_id))
651 return -1;
652
653 *type = clock_periph_type[internal_id];
654 if (!clock_type_id_isvalid(*type))
655 return -1;
656
657 *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
658
659 if (*type == CLOCK_TYPE_PC2CC3M_T16)
660 *divider_bits = 16;
661 else
662 *divider_bits = 8;
663
664 return 0;
665}
666
667enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
668{
669 enum periphc_internal_id internal_id;
670 int type;
671
672 if (!clock_periph_id_isvalid(periph_id))
673 return CLOCK_ID_NONE;
674
675 internal_id = periph_id_to_internal_id[periph_id];
676 if (!periphc_internal_id_isvalid(internal_id))
677 return CLOCK_ID_NONE;
678
679 type = clock_periph_type[internal_id];
680 if (!clock_type_id_isvalid(type))
681 return CLOCK_ID_NONE;
682
683 return clock_source[type][source];
684}
685
Tom Warren8981bff2014-01-24 12:46:15 -0700686/**
687 * Given a peripheral ID and the required source clock, this returns which
688 * value should be programmed into the source mux for that peripheral.
689 *
690 * There is special code here to handle the one source type with 5 sources.
691 *
692 * @param periph_id peripheral to start
693 * @param source PLL id of required parent clock
694 * @param mux_bits Set to number of bits in mux register: 2 or 4
695 * @param divider_bits Set to number of divider bits (8 or 16)
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100696 * Return: mux value (0-4, or -1 if not found)
Tom Warren8981bff2014-01-24 12:46:15 -0700697 */
698int get_periph_clock_source(enum periph_id periph_id,
699 enum clock_id parent, int *mux_bits, int *divider_bits)
700{
701 enum clock_type_id type;
Stephen Warren532543c2016-09-13 10:45:56 -0600702 int mux, err;
Tom Warren8981bff2014-01-24 12:46:15 -0700703
Stephen Warren532543c2016-09-13 10:45:56 -0600704 err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
705 assert(!err);
Tom Warren8981bff2014-01-24 12:46:15 -0700706
707 for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
708 if (clock_source[type][mux] == parent)
709 return mux;
710
711 /* if we get here, either us or the caller has made a mistake */
712 printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
713 parent);
714 return -1;
715}
716
717void clock_set_enable(enum periph_id periph_id, int enable)
718{
719 struct clk_rst_ctlr *clkrst =
720 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
721 u32 *clk;
722 u32 reg;
723
724 /* Enable/disable the clock to this peripheral */
725 assert(clock_periph_id_isvalid(periph_id));
726 if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
727 clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
Simon Glass93a19952015-04-14 21:03:34 -0600728 else if ((int)periph_id < PERIPH_ID_X_FIRST)
Tom Warren8981bff2014-01-24 12:46:15 -0700729 clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
Simon Glass93a19952015-04-14 21:03:34 -0600730 else
731 clk = &clkrst->crc_clk_out_enb_x;
Tom Warren8981bff2014-01-24 12:46:15 -0700732 reg = readl(clk);
733 if (enable)
734 reg |= PERIPH_MASK(periph_id);
735 else
736 reg &= ~PERIPH_MASK(periph_id);
737 writel(reg, clk);
738}
739
740void reset_set_enable(enum periph_id periph_id, int enable)
741{
742 struct clk_rst_ctlr *clkrst =
743 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
744 u32 *reset;
745 u32 reg;
746
747 /* Enable/disable reset to the peripheral */
748 assert(clock_periph_id_isvalid(periph_id));
749 if (periph_id < PERIPH_ID_VW_FIRST)
750 reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
Simon Glass93a19952015-04-14 21:03:34 -0600751 else if ((int)periph_id < PERIPH_ID_X_FIRST)
Tom Warren8981bff2014-01-24 12:46:15 -0700752 reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
Simon Glass93a19952015-04-14 21:03:34 -0600753 else
754 reset = &clkrst->crc_rst_devices_x;
Tom Warren8981bff2014-01-24 12:46:15 -0700755 reg = readl(reset);
756 if (enable)
757 reg |= PERIPH_MASK(periph_id);
758 else
759 reg &= ~PERIPH_MASK(periph_id);
760 writel(reg, reset);
761}
762
Masahiro Yamada366b24f2015-08-12 07:31:55 +0900763#if CONFIG_IS_ENABLED(OF_CONTROL)
Tom Warren8981bff2014-01-24 12:46:15 -0700764/*
765 * Convert a device tree clock ID to our peripheral ID. They are mostly
766 * the same but we are very cautious so we check that a valid clock ID is
767 * provided.
768 *
769 * @param clk_id Clock ID according to tegra124 device tree binding
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100770 * Return: peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
Tom Warren8981bff2014-01-24 12:46:15 -0700771 */
772enum periph_id clk_id_to_periph_id(int clk_id)
773{
774 if (clk_id > PERIPH_ID_COUNT)
775 return PERIPH_ID_NONE;
776
777 switch (clk_id) {
778 case PERIPH_ID_RESERVED4:
779 case PERIPH_ID_RESERVED25:
780 case PERIPH_ID_RESERVED35:
781 case PERIPH_ID_RESERVED36:
782 case PERIPH_ID_RESERVED38:
783 case PERIPH_ID_RESERVED43:
784 case PERIPH_ID_RESERVED49:
785 case PERIPH_ID_RESERVED53:
786 case PERIPH_ID_RESERVED64:
787 case PERIPH_ID_RESERVED84:
788 case PERIPH_ID_RESERVED85:
789 case PERIPH_ID_RESERVED86:
790 case PERIPH_ID_RESERVED88:
791 case PERIPH_ID_RESERVED90:
792 case PERIPH_ID_RESERVED92:
793 case PERIPH_ID_RESERVED93:
794 case PERIPH_ID_RESERVED94:
795 case PERIPH_ID_V_RESERVED2:
796 case PERIPH_ID_V_RESERVED4:
797 case PERIPH_ID_V_RESERVED17:
798 case PERIPH_ID_V_RESERVED18:
799 case PERIPH_ID_V_RESERVED19:
800 case PERIPH_ID_V_RESERVED20:
801 case PERIPH_ID_V_RESERVED21:
802 case PERIPH_ID_V_RESERVED22:
803 case PERIPH_ID_W_RESERVED2:
804 case PERIPH_ID_W_RESERVED3:
805 case PERIPH_ID_W_RESERVED4:
806 case PERIPH_ID_W_RESERVED5:
807 case PERIPH_ID_W_RESERVED6:
808 case PERIPH_ID_W_RESERVED7:
809 case PERIPH_ID_W_RESERVED9:
810 case PERIPH_ID_W_RESERVED10:
811 case PERIPH_ID_W_RESERVED11:
812 case PERIPH_ID_W_RESERVED12:
813 case PERIPH_ID_W_RESERVED13:
814 case PERIPH_ID_W_RESERVED15:
815 case PERIPH_ID_W_RESERVED16:
816 case PERIPH_ID_W_RESERVED17:
817 case PERIPH_ID_W_RESERVED18:
818 case PERIPH_ID_W_RESERVED19:
819 case PERIPH_ID_W_RESERVED20:
820 case PERIPH_ID_W_RESERVED23:
821 case PERIPH_ID_W_RESERVED29:
822 case PERIPH_ID_W_RESERVED30:
823 case PERIPH_ID_W_RESERVED31:
824 return PERIPH_ID_NONE;
825 default:
826 return clk_id;
827 }
828}
Masahiro Yamada366b24f2015-08-12 07:31:55 +0900829#endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
Tom Warren8981bff2014-01-24 12:46:15 -0700830
831void clock_early_init(void)
832{
833 struct clk_rst_ctlr *clkrst =
834 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
Tom Warrena8480ef2015-06-25 09:50:44 -0700835 struct clk_pll_info *pllinfo;
836 u32 data;
Tom Warren8981bff2014-01-24 12:46:15 -0700837
838 tegra30_set_up_pllp();
839
Thierry Redinga1dfa9a2015-09-08 11:38:03 +0200840 /* clear IDDQ before accessing any other PLLC registers */
841 pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
842 clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, PLLC_IDDQ);
843 udelay(2);
844
Tom Warren8981bff2014-01-24 12:46:15 -0700845 /*
846 * PLLC output frequency set to 600Mhz
847 * PLLD output frequency set to 925Mhz
848 */
849 switch (clock_get_osc_freq()) {
850 case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
Svyatoslav Ryhel7f4ab332023-02-01 10:53:01 +0200851 case CLOCK_OSC_FREQ_48_0: /* OSC is 48Mhz */
Tom Warren8981bff2014-01-24 12:46:15 -0700852 clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
853 clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
854 break;
855
856 case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
857 clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
858 clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
859 break;
860
861 case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
Svyatoslav Ryhel7f4ab332023-02-01 10:53:01 +0200862 case CLOCK_OSC_FREQ_16_8: /* OSC is 16.8Mhz */
Tom Warren8981bff2014-01-24 12:46:15 -0700863 clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
864 clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
865 break;
866 case CLOCK_OSC_FREQ_19_2:
Svyatoslav Ryhel7f4ab332023-02-01 10:53:01 +0200867 case CLOCK_OSC_FREQ_38_4:
Tom Warren8981bff2014-01-24 12:46:15 -0700868 default:
869 /*
870 * These are not supported. It is too early to print a
871 * message and the UART likely won't work anyway due to the
872 * oscillator being wrong.
873 */
874 break;
875 }
876
877 /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */
878 writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]);
879
880 /* PLLC_MISC: Set LOCK_ENABLE */
Tom Warrena8480ef2015-06-25 09:50:44 -0700881 pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
882 setbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, (1 << pllinfo->lock_ena));
Tom Warren8981bff2014-01-24 12:46:15 -0700883 udelay(2);
884
Tom Warrena8480ef2015-06-25 09:50:44 -0700885 /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1, and enable lock */
886 pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
887 data = (12 << pllinfo->kcp_shift) | (1 << pllinfo->kvco_shift);
888 data |= (1 << PLLD_CLKENABLE) | (1 << pllinfo->lock_ena);
889 writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
Tom Warren8981bff2014-01-24 12:46:15 -0700890 udelay(2);
891}
892
Simon Glass2b4029a2017-05-31 17:57:16 -0600893/*
894 * clock_early_init_done - Check if clock_early_init() has been called
895 *
896 * Check a register that we set up to see if clock_early_init() has already
897 * been called.
898 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100899 * Return: true if clock_early_init() was called, false if not
Simon Glass2b4029a2017-05-31 17:57:16 -0600900 */
901bool clock_early_init_done(void)
902{
903 struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
904 u32 val;
905
906 val = readl(&clkrst->crc_sclk_brst_pol);
907
908 return val == 0x20002222;
909}
910
Tom Warren8981bff2014-01-24 12:46:15 -0700911void arch_timer_init(void)
912{
913 struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
914 u32 freq, val;
915
Thierry Reding4c3aaa72015-08-20 11:42:20 +0200916 freq = clock_get_rate(CLOCK_ID_CLK_M);
917 debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
Tom Warren8981bff2014-01-24 12:46:15 -0700918
919 /* ARM CNTFRQ */
920 asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
921
922 /* Only Tegra114+ has the System Counter regs */
923 debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
924 writel(freq, &sysctr->cntfid0);
925
926 val = readl(&sysctr->cntcr);
927 val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
928 writel(val, &sysctr->cntcr);
929 debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
930}
Thierry Reding4bf98692014-12-09 22:25:06 -0700931
932#define PLLE_SS_CNTL 0x68
933#define PLLE_SS_CNTL_SSCINCINTR(x) (((x) & 0x3f) << 24)
934#define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
935#define PLLE_SS_CNTL_SSCINVERT (1 << 15)
936#define PLLE_SS_CNTL_SSCCENTER (1 << 14)
937#define PLLE_SS_CNTL_SSCBYP (1 << 12)
938#define PLLE_SS_CNTL_INTERP_RESET (1 << 11)
939#define PLLE_SS_CNTL_BYPASS_SS (1 << 10)
940#define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
941
942#define PLLE_BASE 0x0e8
943#define PLLE_BASE_ENABLE (1 << 30)
944#define PLLE_BASE_LOCK_OVERRIDE (1 << 29)
945#define PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
946#define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
947#define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
948
949#define PLLE_MISC 0x0ec
950#define PLLE_MISC_IDDQ_SWCTL (1 << 14)
951#define PLLE_MISC_IDDQ_OVERRIDE (1 << 13)
952#define PLLE_MISC_LOCK_ENABLE (1 << 9)
953#define PLLE_MISC_PTS (1 << 8)
954#define PLLE_MISC_VREG_BG_CTRL(x) (((x) & 0x3) << 4)
955#define PLLE_MISC_VREG_CTRL(x) (((x) & 0x3) << 2)
956
957#define PLLE_AUX 0x48c
958#define PLLE_AUX_SEQ_ENABLE (1 << 24)
959#define PLLE_AUX_ENABLE_SWCTL (1 << 4)
960
961int tegra_plle_enable(void)
962{
963 unsigned int m = 1, n = 200, cpcon = 13;
964 u32 value;
965
966 value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
967 value &= ~PLLE_BASE_LOCK_OVERRIDE;
968 writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
969
970 value = readl(NV_PA_CLK_RST_BASE + PLLE_AUX);
971 value |= PLLE_AUX_ENABLE_SWCTL;
972 value &= ~PLLE_AUX_SEQ_ENABLE;
973 writel(value, NV_PA_CLK_RST_BASE + PLLE_AUX);
974
975 udelay(1);
976
977 value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
978 value |= PLLE_MISC_IDDQ_SWCTL;
979 value &= ~PLLE_MISC_IDDQ_OVERRIDE;
980 value |= PLLE_MISC_LOCK_ENABLE;
981 value |= PLLE_MISC_PTS;
982 value |= PLLE_MISC_VREG_BG_CTRL(3);
983 value |= PLLE_MISC_VREG_CTRL(2);
984 writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
985
986 udelay(5);
987
988 value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
989 value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
990 PLLE_SS_CNTL_BYPASS_SS;
991 writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
992
993 value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
994 value &= ~PLLE_BASE_PLDIV_CML(0xf);
995 value &= ~PLLE_BASE_NDIV(0xff);
996 value &= ~PLLE_BASE_MDIV(0xff);
997 value |= PLLE_BASE_PLDIV_CML(cpcon);
998 value |= PLLE_BASE_NDIV(n);
999 value |= PLLE_BASE_MDIV(m);
1000 writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1001
1002 udelay(1);
1003
1004 value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
1005 value |= PLLE_BASE_ENABLE;
1006 writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
1007
1008 /* wait for lock */
1009 udelay(300);
1010
1011 value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1012 value &= ~PLLE_SS_CNTL_SSCINVERT;
1013 value &= ~PLLE_SS_CNTL_SSCCENTER;
1014
1015 value &= ~PLLE_SS_CNTL_SSCINCINTR(0x3f);
1016 value &= ~PLLE_SS_CNTL_SSCINC(0xff);
1017 value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
1018
1019 value |= PLLE_SS_CNTL_SSCINCINTR(0x20);
1020 value |= PLLE_SS_CNTL_SSCINC(0x01);
1021 value |= PLLE_SS_CNTL_SSCMAX(0x25);
1022
1023 writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1024
1025 value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1026 value &= ~PLLE_SS_CNTL_SSCBYP;
1027 value &= ~PLLE_SS_CNTL_BYPASS_SS;
1028 writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1029
1030 udelay(1);
1031
1032 value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1033 value &= ~PLLE_SS_CNTL_INTERP_RESET;
1034 writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
1035
1036 udelay(1);
1037
1038 return 0;
1039}
Simon Glass93a19952015-04-14 21:03:34 -06001040
1041void clock_sor_enable_edp_clock(void)
1042{
1043 u32 *reg;
1044
1045 /* uses PLLP, has a non-standard bit layout. */
1046 reg = get_periph_source_reg(PERIPH_ID_SOR0);
1047 setbits_le32(reg, SOR0_CLK_SEL0);
1048}
1049
1050u32 clock_set_display_rate(u32 frequency)
1051{
1052 /**
1053 * plld (fo) = vco >> p, where 500MHz < vco < 1000MHz
1054 * = (cf * n) >> p, where 1MHz < cf < 6MHz
1055 * = ((ref / m) * n) >> p
1056 *
1057 * Iterate the possible values of p (3 bits, 2^7) to find out a minimum
1058 * safe vco, then find best (m, n). since m has only 5 bits, we can
1059 * iterate all possible values. Note Tegra 124 supports 11 bits for n,
1060 * but our pll_fields has only 10 bits for n.
1061 *
1062 * Note values undershoot or overshoot target output frequency may not
1063 * work if the values are not in "safe" range by panel specification.
1064 */
1065 u32 ref = clock_get_rate(CLOCK_ID_OSC);
1066 u32 divm, divn, divp, cpcon;
1067 u32 cf, vco, rounded_rate = frequency;
1068 u32 diff, best_diff, best_m = 0, best_n = 0, best_p;
1069 const u32 max_m = 1 << 5, max_n = 1 << 10, max_p = 1 << 3,
1070 mhz = 1000 * 1000, min_vco = 500 * mhz, max_vco = 1000 * mhz,
1071 min_cf = 1 * mhz, max_cf = 6 * mhz;
1072 int mux_bits, divider_bits, source;
1073
1074 for (divp = 0, vco = frequency; vco < min_vco && divp < max_p; divp++)
1075 vco <<= 1;
1076
1077 if (vco < min_vco || vco > max_vco) {
1078 printf("%s: Cannot find out a supported VCO for Frequency (%u)\n",
1079 __func__, frequency);
1080 return 0;
1081 }
1082
1083 best_p = divp;
1084 best_diff = vco;
1085
1086 for (divm = 1; divm < max_m && best_diff; divm++) {
1087 cf = ref / divm;
1088 if (cf < min_cf)
1089 break;
1090 if (cf > max_cf)
1091 continue;
1092
1093 divn = vco / cf;
1094 if (divn >= max_n)
1095 continue;
1096
1097 diff = vco - divn * cf;
1098 if (divn + 1 < max_n && diff > cf / 2) {
1099 divn++;
1100 diff = cf - diff;
1101 }
1102
1103 if (diff >= best_diff)
1104 continue;
1105
1106 best_diff = diff;
1107 best_m = divm;
1108 best_n = divn;
1109 }
1110
1111 if (best_n < 50)
1112 cpcon = 2;
1113 else if (best_n < 300)
1114 cpcon = 3;
1115 else if (best_n < 600)
1116 cpcon = 8;
1117 else
1118 cpcon = 12;
1119
1120 if (best_diff) {
1121 printf("%s: Failed to match output frequency %u, best difference is %u\n",
1122 __func__, frequency, best_diff);
1123 rounded_rate = (ref / best_m * best_n) >> best_p;
1124 }
1125
1126 debug("%s: PLLD=%u ref=%u, m/n/p/cpcon=%u/%u/%u/%u\n",
1127 __func__, rounded_rate, ref, best_m, best_n, best_p, cpcon);
1128
1129 source = get_periph_clock_source(PERIPH_ID_DISP1, CLOCK_ID_DISPLAY,
1130 &mux_bits, &divider_bits);
1131 clock_ll_set_source_bits(PERIPH_ID_DISP1, mux_bits, source);
1132 clock_set_rate(CLOCK_ID_DISPLAY, best_n, best_m, best_p, cpcon);
1133
1134 return rounded_rate;
1135}
1136
1137void clock_set_up_plldp(void)
1138{
1139 struct clk_rst_ctlr *clkrst =
1140 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
1141 u32 value;
1142
1143 value = PLLDP_SS_CFG_UNDOCUMENTED | PLLDP_SS_CFG_DITHER;
1144 writel(value | PLLDP_SS_CFG_CLAMP, &clkrst->crc_plldp_ss_cfg);
1145 clock_start_pll(CLOCK_ID_DP, 1, 90, 3, 0, 0);
1146 writel(value, &clkrst->crc_plldp_ss_cfg);
1147}
1148
1149struct clk_pll_simple *clock_get_simple_pll(enum clock_id clkid)
1150{
1151 struct clk_rst_ctlr *clkrst =
1152 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
1153
1154 if (clkid == CLOCK_ID_DP)
1155 return &clkrst->plldp;
1156
1157 return NULL;
1158}
Stephen Warren1453d102016-09-13 10:45:55 -06001159
1160struct periph_clk_init periph_clk_init_table[] = {
1161 { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
1162 { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
1163 { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
1164 { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
1165 { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
1166 { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
1167 { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
1168 { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
1169 { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
1170 { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
1171 { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
1172 { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
1173 { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
1174 { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
1175 { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
1176 { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
1177 { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
1178 { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
1179 { PERIPH_ID_I2C6, CLOCK_ID_PERIPH },
1180 { -1, },
1181};