blob: d9fa1f32aa52f25b92484f707757293643adde21 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese93e6bf42014-10-22 12:13:17 +02002/*
3 * (C) Copyright 2009
4 * Marvell Semiconductor <www.marvell.com>
5 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
Stefan Roese93e6bf42014-10-22 12:13:17 +02006 */
7
Stefan Roeseebda3ec2015-04-25 06:29:47 +02008#ifndef _MVEBU_CPU_H
9#define _MVEBU_CPU_H
Stefan Roese93e6bf42014-10-22 12:13:17 +020010
11#include <asm/system.h>
12
13#ifndef __ASSEMBLY__
14
15#define MVEBU_REG_PCIE_DEVID (MVEBU_REG_PCIE_BASE + 0x00)
16#define MVEBU_REG_PCIE_REVID (MVEBU_REG_PCIE_BASE + 0x08)
17
18enum memory_bank {
19 BANK0,
20 BANK1,
21 BANK2,
22 BANK3
23};
24
25enum cpu_winen {
26 CPU_WIN_DISABLE,
27 CPU_WIN_ENABLE
28};
29
30enum cpu_target {
31 CPU_TARGET_DRAM = 0x0,
32 CPU_TARGET_DEVICEBUS_BOOTROM_SPI = 0x1,
33 CPU_TARGET_ETH23 = 0x3,
34 CPU_TARGET_PCIE02 = 0x4,
35 CPU_TARGET_ETH01 = 0x7,
36 CPU_TARGET_PCIE13 = 0x8,
Chris Packhama8f845e2019-04-11 22:22:50 +120037 CPU_TARGET_DFX = 0x8,
Stefan Roese93e6bf42014-10-22 12:13:17 +020038 CPU_TARGET_SASRAM = 0x9,
Mario Six10d14492017-01-11 16:01:00 +010039 CPU_TARGET_SATA01 = 0xa, /* A38X */
Stefan Roese93e6bf42014-10-22 12:13:17 +020040 CPU_TARGET_NAND = 0xd,
Mario Six10d14492017-01-11 16:01:00 +010041 CPU_TARGET_SATA23_DFX = 0xe, /* A38X */
Stefan Roese93e6bf42014-10-22 12:13:17 +020042};
43
44enum cpu_attrib {
45 CPU_ATTR_SASRAM = 0x01,
46 CPU_ATTR_DRAM_CS0 = 0x0e,
47 CPU_ATTR_DRAM_CS1 = 0x0d,
48 CPU_ATTR_DRAM_CS2 = 0x0b,
49 CPU_ATTR_DRAM_CS3 = 0x07,
50 CPU_ATTR_NANDFLASH = 0x2f,
51 CPU_ATTR_SPIFLASH = 0x1e,
Stefan Roesebca3d862016-02-12 13:52:16 +010052 CPU_ATTR_SPI0_CS0 = 0x1e,
53 CPU_ATTR_SPI0_CS1 = 0x5e,
54 CPU_ATTR_SPI1_CS2 = 0x9a,
Stefan Roese93e6bf42014-10-22 12:13:17 +020055 CPU_ATTR_BOOTROM = 0x1d,
56 CPU_ATTR_PCIE_IO = 0xe0,
57 CPU_ATTR_PCIE_MEM = 0xe8,
58 CPU_ATTR_DEV_CS0 = 0x3e,
59 CPU_ATTR_DEV_CS1 = 0x3d,
60 CPU_ATTR_DEV_CS2 = 0x3b,
61 CPU_ATTR_DEV_CS3 = 0x37,
62};
63
Stefan Roese10fa44b2018-10-22 14:21:17 +020064#define MVEBU_SDRAM_SIZE_MAX 0xc0000000
65
Stefan Roese93e6bf42014-10-22 12:13:17 +020066/*
67 * Default Device Address MAP BAR values
68 */
Pali Rohárca69af42021-12-21 12:20:13 +010069#define MBUS_PCI_MAX_PORTS 6
Stefan Roese10fa44b2018-10-22 14:21:17 +020070#define MBUS_PCI_MEM_BASE MVEBU_SDRAM_SIZE_MAX
Pali Rohárca69af42021-12-21 12:20:13 +010071#define MBUS_PCI_MEM_SIZE ((MBUS_PCI_MAX_PORTS * 128) << 20)
Stefan Roese13b109f2015-07-01 12:55:07 +020072#define MBUS_PCI_IO_BASE 0xF1100000
Pali Rohárca69af42021-12-21 12:20:13 +010073#define MBUS_PCI_IO_SIZE ((MBUS_PCI_MAX_PORTS * 64) << 10)
Stefan Roese13b109f2015-07-01 12:55:07 +020074#define MBUS_SPI_BASE 0xF4000000
75#define MBUS_SPI_SIZE (8 << 20)
Chris Packhama8f845e2019-04-11 22:22:50 +120076#define MBUS_DFX_BASE 0xF6000000
77#define MBUS_DFX_SIZE (1 << 20)
Stefan Roese13b109f2015-07-01 12:55:07 +020078#define MBUS_BOOTROM_BASE 0xF8000000
79#define MBUS_BOOTROM_SIZE (8 << 20)
Stefan Roese93e6bf42014-10-22 12:13:17 +020080
81struct mbus_win {
82 u32 base;
83 u32 size;
84 u8 target;
85 u8 attr;
86};
87
88/*
89 * System registers
90 * Ref: Datasheet sec:A.28
91 */
92struct mvebu_system_registers {
Stefan Roese479f9af2016-02-10 07:23:00 +010093#if defined(CONFIG_ARMADA_375)
94 u8 pad1[0x54];
95#else
Stefan Roese93e6bf42014-10-22 12:13:17 +020096 u8 pad1[0x60];
Stefan Roese479f9af2016-02-10 07:23:00 +010097#endif
Stefan Roese93e6bf42014-10-22 12:13:17 +020098 u32 rstoutn_mask; /* 0x60 */
99 u32 sys_soft_rst; /* 0x64 */
100};
101
102/*
103 * GPIO Registers
104 * Ref: Datasheet sec:A.19
105 */
106struct kwgpio_registers {
107 u32 dout;
108 u32 oe;
109 u32 blink_en;
110 u32 din_pol;
111 u32 din;
112 u32 irq_cause;
113 u32 irq_mask;
114 u32 irq_level;
115};
116
Stefan Roese2a539c82015-12-21 12:36:40 +0100117struct sar_freq_modes {
118 u8 val;
119 u8 ffc; /* Fabric Frequency Configuration */
120 u32 p_clk;
121 u32 nb_clk;
122 u32 d_clk;
123};
124
Stefan Roese93e6bf42014-10-22 12:13:17 +0200125/*
126 * functions
127 */
128unsigned int mvebu_sdram_bar(enum memory_bank bank);
129unsigned int mvebu_sdram_bs(enum memory_bank bank);
130void mvebu_sdram_size_adjust(enum memory_bank bank);
131int mvebu_mbus_probe(struct mbus_win windows[], int count);
Stefan Roesebadccc32015-07-16 10:40:05 +0200132u32 mvebu_get_nand_clock(void);
Stefan Roesee463bf32015-01-19 11:33:42 +0100133
Pali Rohára59971b2021-07-23 11:14:24 +0200134void __noreturn return_to_bootrom(void);
Stefan Roese99b3ea72015-08-25 13:49:41 +0200135
Pierre Bourdonb9af62d2019-04-11 04:56:58 +0200136#ifndef CONFIG_DM_MMC
Stefan Roesed3e34732015-06-29 14:58:10 +0200137int mv_sdh_init(unsigned long regbase, u32 max_clk, u32 min_clk, u32 quirks);
Pierre Bourdonb9af62d2019-04-11 04:56:58 +0200138#endif
Stefan Roesed3e34732015-06-29 14:58:10 +0200139
Marek Behúnee76b4a2021-08-16 15:19:37 +0200140u32 get_boot_device(void);
141
Stefan Roese2a539c82015-12-21 12:36:40 +0100142void get_sar_freq(struct sar_freq_modes *sar_freq);
143
Stefan Roesee463bf32015-01-19 11:33:42 +0100144/*
145 * Highspeed SERDES PHY config init, ported from bin_hdr
146 * to mainline U-Boot
147 */
148int serdes_phy_config(void);
149
150/*
151 * DDR3 init / training code ported from Marvell bin_hdr. Now
152 * available in mainline U-Boot in:
Stefan Roeseeb753e92015-03-25 12:51:18 +0100153 * drivers/ddr/marvell
Stefan Roesee463bf32015-01-19 11:33:42 +0100154 */
155int ddr3_init(void);
Stefan Roeseab91fd52016-01-20 08:13:28 +0100156
Baruch Siach056e1072019-07-10 18:23:04 +0300157/* Auto Voltage Scaling */
Pali Rohár9a365e32021-03-05 15:52:42 +0100158#if defined(CONFIG_ARMADA_38X)
Baruch Siach056e1072019-07-10 18:23:04 +0300159void mv_avs_init(void);
Chris Packham3667bec2020-02-26 19:53:50 +1300160void mv_rtc_config(void);
Baruch Siach056e1072019-07-10 18:23:04 +0300161#else
162static inline void mv_avs_init(void) {}
Chris Packham3667bec2020-02-26 19:53:50 +1300163static inline void mv_rtc_config(void) {}
Baruch Siach056e1072019-07-10 18:23:04 +0300164#endif
165
Marek Behúne577cc32020-04-08 19:25:18 +0200166/* A8K dram functions */
167u64 a8k_dram_scan_ap_sz(void);
168int a8k_dram_init_banksize(void);
169
Marek Behúnf9d5e732020-04-08 19:25:19 +0200170/* A3700 dram functions */
171int a3700_dram_init(void);
172int a3700_dram_init_banksize(void);
173
Marek Behún41d2c402020-04-08 19:25:21 +0200174/* A3700 PCIe regions fixer for device tree */
175int a3700_fdt_fix_pcie_regions(void *blob);
176
Stefan Roese05b17652016-05-17 15:00:30 +0200177/*
178 * get_ref_clk
179 *
180 * return: reference clock in MHz (25 or 40)
181 */
182u32 get_ref_clk(void);
183
Stefan Roese93e6bf42014-10-22 12:13:17 +0200184#endif /* __ASSEMBLY__ */
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200185#endif /* _MVEBU_CPU_H */