blob: dd58b4adc45f4d13409d9ef0d14cb23833343732 [file] [log] [blame]
Stefan Roese93e6bf42014-10-22 12:13:17 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Stefan Roeseebda3ec2015-04-25 06:29:47 +02009#ifndef _MVEBU_CPU_H
10#define _MVEBU_CPU_H
Stefan Roese93e6bf42014-10-22 12:13:17 +020011
12#include <asm/system.h>
13
14#ifndef __ASSEMBLY__
15
16#define MVEBU_REG_PCIE_DEVID (MVEBU_REG_PCIE_BASE + 0x00)
17#define MVEBU_REG_PCIE_REVID (MVEBU_REG_PCIE_BASE + 0x08)
18
19enum memory_bank {
20 BANK0,
21 BANK1,
22 BANK2,
23 BANK3
24};
25
26enum cpu_winen {
27 CPU_WIN_DISABLE,
28 CPU_WIN_ENABLE
29};
30
31enum cpu_target {
32 CPU_TARGET_DRAM = 0x0,
33 CPU_TARGET_DEVICEBUS_BOOTROM_SPI = 0x1,
34 CPU_TARGET_ETH23 = 0x3,
35 CPU_TARGET_PCIE02 = 0x4,
36 CPU_TARGET_ETH01 = 0x7,
37 CPU_TARGET_PCIE13 = 0x8,
38 CPU_TARGET_SASRAM = 0x9,
39 CPU_TARGET_NAND = 0xd,
40};
41
42enum cpu_attrib {
43 CPU_ATTR_SASRAM = 0x01,
44 CPU_ATTR_DRAM_CS0 = 0x0e,
45 CPU_ATTR_DRAM_CS1 = 0x0d,
46 CPU_ATTR_DRAM_CS2 = 0x0b,
47 CPU_ATTR_DRAM_CS3 = 0x07,
48 CPU_ATTR_NANDFLASH = 0x2f,
49 CPU_ATTR_SPIFLASH = 0x1e,
Stefan Roesebca3d862016-02-12 13:52:16 +010050 CPU_ATTR_SPI0_CS0 = 0x1e,
51 CPU_ATTR_SPI0_CS1 = 0x5e,
52 CPU_ATTR_SPI1_CS2 = 0x9a,
Stefan Roese93e6bf42014-10-22 12:13:17 +020053 CPU_ATTR_BOOTROM = 0x1d,
54 CPU_ATTR_PCIE_IO = 0xe0,
55 CPU_ATTR_PCIE_MEM = 0xe8,
56 CPU_ATTR_DEV_CS0 = 0x3e,
57 CPU_ATTR_DEV_CS1 = 0x3d,
58 CPU_ATTR_DEV_CS2 = 0x3b,
59 CPU_ATTR_DEV_CS3 = 0x37,
60};
61
Stefan Roese174d23e2015-04-25 06:29:51 +020062enum {
63 MVEBU_SOC_AXP,
64 MVEBU_SOC_A38X,
65 MVEBU_SOC_UNKNOWN,
66};
67
Stefan Roese93e6bf42014-10-22 12:13:17 +020068/*
69 * Default Device Address MAP BAR values
70 */
Stefan Roese13b109f2015-07-01 12:55:07 +020071#define MBUS_PCI_MEM_BASE 0xE8000000
72#define MBUS_PCI_MEM_SIZE (128 << 20)
73#define MBUS_PCI_IO_BASE 0xF1100000
74#define MBUS_PCI_IO_SIZE (64 << 10)
75#define MBUS_SPI_BASE 0xF4000000
76#define MBUS_SPI_SIZE (8 << 20)
77#define MBUS_BOOTROM_BASE 0xF8000000
78#define MBUS_BOOTROM_SIZE (8 << 20)
Stefan Roese93e6bf42014-10-22 12:13:17 +020079
80struct mbus_win {
81 u32 base;
82 u32 size;
83 u8 target;
84 u8 attr;
85};
86
87/*
88 * System registers
89 * Ref: Datasheet sec:A.28
90 */
91struct mvebu_system_registers {
92 u8 pad1[0x60];
93 u32 rstoutn_mask; /* 0x60 */
94 u32 sys_soft_rst; /* 0x64 */
95};
96
97/*
98 * GPIO Registers
99 * Ref: Datasheet sec:A.19
100 */
101struct kwgpio_registers {
102 u32 dout;
103 u32 oe;
104 u32 blink_en;
105 u32 din_pol;
106 u32 din;
107 u32 irq_cause;
108 u32 irq_mask;
109 u32 irq_level;
110};
111
Stefan Roese2a539c82015-12-21 12:36:40 +0100112struct sar_freq_modes {
113 u8 val;
114 u8 ffc; /* Fabric Frequency Configuration */
115 u32 p_clk;
116 u32 nb_clk;
117 u32 d_clk;
118};
119
Stefan Roese1a16a0c2015-01-19 11:33:47 +0100120/* Needed for dynamic (board-specific) mbus configuration */
121extern struct mvebu_mbus_state mbus_state;
122
Stefan Roese93e6bf42014-10-22 12:13:17 +0200123/*
124 * functions
125 */
126unsigned int mvebu_sdram_bar(enum memory_bank bank);
127unsigned int mvebu_sdram_bs(enum memory_bank bank);
128void mvebu_sdram_size_adjust(enum memory_bank bank);
129int mvebu_mbus_probe(struct mbus_win windows[], int count);
Stefan Roese174d23e2015-04-25 06:29:51 +0200130int mvebu_soc_family(void);
Stefan Roesebadccc32015-07-16 10:40:05 +0200131u32 mvebu_get_nand_clock(void);
Stefan Roesee463bf32015-01-19 11:33:42 +0100132
Stefan Roese99b3ea72015-08-25 13:49:41 +0200133void return_to_bootrom(void);
134
Stefan Roesed3e34732015-06-29 14:58:10 +0200135int mv_sdh_init(unsigned long regbase, u32 max_clk, u32 min_clk, u32 quirks);
136
Stefan Roese2a539c82015-12-21 12:36:40 +0100137void get_sar_freq(struct sar_freq_modes *sar_freq);
138
Stefan Roesee463bf32015-01-19 11:33:42 +0100139/*
140 * Highspeed SERDES PHY config init, ported from bin_hdr
141 * to mainline U-Boot
142 */
143int serdes_phy_config(void);
144
145/*
146 * DDR3 init / training code ported from Marvell bin_hdr. Now
147 * available in mainline U-Boot in:
Stefan Roeseeb753e92015-03-25 12:51:18 +0100148 * drivers/ddr/marvell
Stefan Roesee463bf32015-01-19 11:33:42 +0100149 */
150int ddr3_init(void);
Stefan Roeseab91fd52016-01-20 08:13:28 +0100151
152struct mvebu_lcd_info {
153 u32 fb_base;
154 int x_res;
155 int y_res;
156 int x_fp; /* frontporch */
157 int y_fp;
158 int x_bp; /* backporch */
159 int y_bp;
160};
161
162int mvebu_lcd_register_init(struct mvebu_lcd_info *lcd_info);
163
Stefan Roese93e6bf42014-10-22 12:13:17 +0200164#endif /* __ASSEMBLY__ */
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200165#endif /* _MVEBU_CPU_H */