blob: 9318b190ae5f2593f4d40401a5c8e5fd6d5f1a6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020019#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060020#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * default CCSRBAR is at 0xff700000
24 * assume U-Boot is less than 0.5MB
25 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060028#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050030
Becky Bruce6c2bec32008-10-31 17:14:14 -050031/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060032 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe0000000
36
Kumar Gala46b208982011-01-04 17:45:13 -060037#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050039
Robert P. J. Daya8099812016-05-03 19:52:49 -040040#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050042#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050044
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050048#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060049#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050050
Wolfgang Denka1be4762008-05-20 16:00:29 +020051#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050052
Jon Loeliger465b9d82006-04-27 10:15:16 -050053/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050054 * L2CR setup -- make sure this is right for your board!
55 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050057#define L2_INIT 0
58#define L2_ENABLE (L2CR_L2E)
59
60#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050061#ifndef __ASSEMBLY__
62extern unsigned long get_board_sys_clk(unsigned long dummy);
63#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020064#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050065#endif
66
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070/*
Becky Bruce0bd25092008-11-06 17:37:35 -060071 * With the exception of PCI Memory and Rapid IO, most devices will simply
72 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
73 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
74 */
75#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050076#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060077#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050078#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060079#endif
80
81/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050082 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060085#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050087
Becky Bruce0bd25092008-11-06 17:37:35 -060088/* Physical addresses */
89#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050090#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
91#define CONFIG_SYS_CCSRBAR_PHYS \
92 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
93 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060094
york93799ca2010-07-02 22:25:52 +000095#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
96
Jon Loeliger5c8aa972006-04-26 17:58:56 -050097/*
98 * DDR Setup
99 */
Kumar Galacad506c2008-08-26 15:01:35 -0500100#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
101#define CONFIG_DDR_SPD
102
103#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
104#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
107#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600108#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500109#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500110
Kumar Galacad506c2008-08-26 15:01:35 -0500111#define CONFIG_DIMM_SLOTS_PER_CTLR 2
112#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500113
Kumar Galacad506c2008-08-26 15:01:35 -0500114/*
115 * I2C addresses of SPD EEPROMs
116 */
117#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
118#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
119#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
120#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500121
Kumar Galacad506c2008-08-26 15:01:35 -0500122/*
123 * These are used when DDR doesn't use SPD.
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
126#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
127#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
128#define CONFIG_SYS_DDR_TIMING_3 0x00000000
129#define CONFIG_SYS_DDR_TIMING_0 0x00260802
130#define CONFIG_SYS_DDR_TIMING_1 0x39357322
131#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
132#define CONFIG_SYS_DDR_MODE_1 0x00480432
133#define CONFIG_SYS_DDR_MODE_2 0x00000000
134#define CONFIG_SYS_DDR_INTERVAL 0x06090100
135#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
136#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
137#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
138#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
139#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
140#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500141
Jon Loeliger4eab6232008-01-15 13:42:41 -0600142#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200144#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
146#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500147
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600148#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500149#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
150#define CONFIG_SYS_FLASH_BASE_PHYS \
151 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
152 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600153
Becky Bruce1f642fc2009-02-02 16:34:52 -0600154#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500155
Becky Bruce0bd25092008-11-06 17:37:35 -0600156#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
157 | 0x00001001) /* port size 16bit */
158#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159
Becky Bruce0bd25092008-11-06 17:37:35 -0600160#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
161 | 0x00001001) /* port size 16bit */
162#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163
Becky Bruce0bd25092008-11-06 17:37:35 -0600164#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
165 | 0x00000801) /* port size 8bit */
166#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500167
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600168/*
169 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
170 * The PIXIS and CF by themselves aren't large enough to take up the 128k
171 * required for the smallest BAT mapping, so there's a 64k hole.
172 */
173#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500174#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500175
Kim Phillips53b34982007-08-21 17:00:17 -0500176#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600177#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500178#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
179#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
180 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600181#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500182#define PIXIS_ID 0x0 /* Board ID at offset 0 */
183#define PIXIS_VER 0x1 /* Board version at offset 1 */
184#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
185#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
186#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
187#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
188#define PIXIS_VCTL 0x10 /* VELA Control Register */
189#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
190#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
191#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500192#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
193#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500194#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
195#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
196#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
197#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500199
Becky Bruce74d126f2008-10-31 17:13:49 -0500200/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600201#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600202#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500203
Becky Bruce2e1aef02008-11-05 14:55:32 -0600204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#undef CONFIG_SYS_FLASH_CHECKSUM
208#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
209#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200210#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600211#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
216#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500217#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500219#endif
220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800222#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500224#endif
225
226#undef CONFIG_CLOCKS_IN_MHZ
227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_LOCK 1
229#ifndef CONFIG_SYS_INIT_RAM_LOCK
230#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500233#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200234#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235
Wolfgang Denk0191e472010-10-26 14:34:52 +0200236#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238
Scott Wood8a9f2e02015-04-15 16:13:48 -0500239#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500241
242/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_NS16550_SERIAL
244#define CONFIG_SYS_NS16550_REG_SIZE 1
245#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
249
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
251#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500252
Jon Loeliger465b9d82006-04-27 10:15:16 -0500253/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500254 * I2C
255 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200256#define CONFIG_SYS_I2C
257#define CONFIG_SYS_I2C_FSL
258#define CONFIG_SYS_FSL_I2C_SPEED 400000
259#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
260#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
261#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500262
Jon Loeliger20836d42006-05-19 13:22:44 -0500263/*
264 * RapidIO MMU
265 */
Kumar Gala46b208982011-01-04 17:45:13 -0600266#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600267#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500268#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
269#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600270#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500271#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
272#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600273#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500274#define CONFIG_SYS_SRIO1_MEM_PHYS \
275 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
276 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600277#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500278
279/*
280 * General PCI
281 * Addresses are mapped 1-1.
282 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600283
Kumar Galadbbfb002010-12-17 10:47:36 -0600284#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500285#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600286#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500287#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500288#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
289#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600290#else
Kumar Galae78f6652010-07-09 00:02:34 -0500291#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500292#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
293#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600294#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500295#define CONFIG_SYS_PCIE1_MEM_PHYS \
296 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
297 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500298#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
299#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
300#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500301#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
302#define CONFIG_SYS_PCIE1_IO_PHYS \
303 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
304 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500305#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500306
Becky Bruce6a026a62009-02-03 18:10:56 -0600307#ifdef CONFIG_PHYS_64BIT
308/*
Kumar Galae78f6652010-07-09 00:02:34 -0500309 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600310 * This will increase the amount of PCI address space available for
311 * for mapping RAM.
312 */
Kumar Galae78f6652010-07-09 00:02:34 -0500313#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600314#else
Kumar Galae78f6652010-07-09 00:02:34 -0500315#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
316 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600317#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500318#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
319 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500320#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
321 + CONFIG_SYS_PCIE1_MEM_SIZE)
322#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500323#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
324 + CONFIG_SYS_PCIE1_MEM_SIZE)
325#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
326#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
327#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
328 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500329#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
330 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500331#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
332 + CONFIG_SYS_PCIE1_IO_SIZE)
333#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500334
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500335#if defined(CONFIG_PCI)
336
Wolfgang Denka1be4762008-05-20 16:00:29 +0200337#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500338
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500339#undef CONFIG_EEPRO100
340#undef CONFIG_TULIP
341
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200342/************************************************************
343 * USB support
344 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200345#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200346#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
348#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
349#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200350
Jason Jinbb20f352007-07-13 12:14:58 +0800351/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500352#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800353
354/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500355/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800356
357/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800358
359#if defined(CONFIG_VIDEO)
360#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800361#define CONFIG_ATI_RADEON_FB
362#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500363#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800364#endif
365
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500366#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500367
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800368#ifdef CONFIG_SCSI_AHCI
369#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
371#define CONFIG_SYS_SCSI_MAX_LUN 1
372#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800373#endif
374
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500375#endif /* CONFIG_PCI */
376
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200378#define CONFIG_TSEC1 1
379#define CONFIG_TSEC1_NAME "eTSEC1"
380#define CONFIG_TSEC2 1
381#define CONFIG_TSEC2_NAME "eTSEC2"
382#define CONFIG_TSEC3 1
383#define CONFIG_TSEC3_NAME "eTSEC3"
384#define CONFIG_TSEC4 1
385#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500386
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500387#define TSEC1_PHY_ADDR 0
388#define TSEC2_PHY_ADDR 1
389#define TSEC3_PHY_ADDR 2
390#define TSEC4_PHY_ADDR 3
391#define TSEC1_PHYIDX 0
392#define TSEC2_PHYIDX 0
393#define TSEC3_PHYIDX 0
394#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500395#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
396#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
397#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
398#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500399
400#define CONFIG_ETHPRIME "eTSEC1"
401
402#endif /* CONFIG_TSEC_ENET */
403
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500404#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600405#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
406#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
407
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500408/* Put physical address into the BAT format */
409#define BAT_PHYS_ADDR(low, high) \
410 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
411/* Convert high/low pairs to actual 64-bit value */
412#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
413#else
414/* 32-bit systems just ignore the "high" bits */
415#define BAT_PHYS_ADDR(low, high) (low)
416#define PAIRED_PHYS_TO_PHYS(low, high) (low)
417#endif
418
Jon Loeliger20836d42006-05-19 13:22:44 -0500419/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600420 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500421 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500423#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500424
Jon Loeliger20836d42006-05-19 13:22:44 -0500425/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600426 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500427 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500428#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
429 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600430 | BATL_PP_RW | BATL_CACHEINHIBIT | \
431 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600432#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
433 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500434#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
435 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600436 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600437#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500438
439/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500440 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500441 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600442 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500444#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000445#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500446#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
447 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600448 | BATL_PP_RW | BATL_CACHEINHIBIT \
449 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500450#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500451 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500452#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
453 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600454 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500455#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
456#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500457#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
458 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600459 | BATL_PP_RW | BATL_CACHEINHIBIT | \
460 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600461#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600462 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500463#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
464 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600465 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500467#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500468
Jon Loeliger20836d42006-05-19 13:22:44 -0500469/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600470 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500471 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500472#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
473 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600474 | BATL_PP_RW | BATL_CACHEINHIBIT \
475 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600476#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
477 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500478#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
479 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600480 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500482
Becky Bruce0bd25092008-11-06 17:37:35 -0600483#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
484#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
485 | BATL_PP_RW | BATL_CACHEINHIBIT \
486 | BATL_GUARDEDSTORAGE)
487#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
488 | BATU_BL_1M | BATU_VS | BATU_VP)
489#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
490 | BATL_PP_RW | BATL_CACHEINHIBIT)
491#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
492#endif
493
Jon Loeliger20836d42006-05-19 13:22:44 -0500494/*
Kumar Galae78f6652010-07-09 00:02:34 -0500495 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500496 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500497#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
498 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600499 | BATL_PP_RW | BATL_CACHEINHIBIT \
500 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500501#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600502 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500503#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
504 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600505 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500507
Jon Loeliger20836d42006-05-19 13:22:44 -0500508/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600509 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500510 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
512#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
513#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
514#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500515
Jon Loeliger20836d42006-05-19 13:22:44 -0500516/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600517 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500518 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500519#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
520 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600521 | BATL_PP_RW | BATL_CACHEINHIBIT \
522 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600523#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
524 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500525#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
526 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600527 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500529
Becky Bruce2a978672008-11-05 14:55:35 -0600530/* Map the last 1M of flash where we're running from reset */
531#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
532 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200533#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600534#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
535 | BATL_MEMCOHERENCE)
536#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
537
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600538/*
539 * BAT7 FREE - used later for tmp mappings
540 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200541#define CONFIG_SYS_DBAT7L 0x00000000
542#define CONFIG_SYS_DBAT7U 0x00000000
543#define CONFIG_SYS_IBAT7L 0x00000000
544#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500545
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500546/*
547 * Environment
548 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#ifndef CONFIG_SYS_RAMBOOT
Scott Wood8a9f2e02015-04-15 16:13:48 -0500550 #define CONFIG_ENV_ADDR \
551 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200552 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500553#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200554 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500555#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600556#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500557
558#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200559#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500560
Jon Loeliger46b6c792007-06-11 19:03:44 -0500561/*
Jon Loeligered26c742007-07-10 09:10:49 -0500562 * BOOTP options
563 */
564#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500565
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500566#undef CONFIG_WATCHDOG /* watchdog disabled */
567
568/*
569 * Miscellaneous configurable options
570 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500572
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573/*
574 * For booting Linux, the board info and command line data
575 * have to be in the first 8 MB of memory, since this is
576 * the maximum mapped by the Linux kernel during initialization.
577 */
Scott Wood0c431f72016-07-19 17:51:55 -0500578#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
579#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500580
Jon Loeliger46b6c792007-06-11 19:03:44 -0500581#if defined(CONFIG_CMD_KGDB)
582 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500583#endif
584
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500585/*
586 * Environment Configuration
587 */
588
Andy Fleming458c3892007-08-16 16:35:02 -0500589#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500590#define CONFIG_HAS_ETH1 1
591#define CONFIG_HAS_ETH2 1
592#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500593
Jon Loeliger4982cda2006-05-09 08:23:49 -0500594#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500595
Mario Six790d8442018-03-28 14:38:20 +0200596#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000597#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000598#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500599#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500600
Jon Loeliger465b9d82006-04-27 10:15:16 -0500601#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500602#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500603#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500604
Jon Loeliger465b9d82006-04-27 10:15:16 -0500605/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500606#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500607
Wolfgang Denka1be4762008-05-20 16:00:29 +0200608#define CONFIG_EXTRA_ENV_SETTINGS \
609 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200610 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200611 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200612 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
613 " +$filesize; " \
614 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
615 " +$filesize; " \
616 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
617 " $filesize; " \
618 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
619 " +$filesize; " \
620 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
621 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200622 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500623 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200624 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500625 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200626 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600627 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
628 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200629 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500630
Wolfgang Denka1be4762008-05-20 16:00:29 +0200631#define CONFIG_NFSBOOTCOMMAND \
632 "setenv bootargs root=/dev/nfs rw " \
633 "nfsroot=$serverip:$rootpath " \
634 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
635 "console=$consoledev,$baudrate $othbootargs;" \
636 "tftp $loadaddr $bootfile;" \
637 "tftp $fdtaddr $fdtfile;" \
638 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500639
Wolfgang Denka1be4762008-05-20 16:00:29 +0200640#define CONFIG_RAMBOOTCOMMAND \
641 "setenv bootargs root=/dev/ram rw " \
642 "console=$consoledev,$baudrate $othbootargs;" \
643 "tftp $ramdiskaddr $ramdiskfile;" \
644 "tftp $loadaddr $bootfile;" \
645 "tftp $fdtaddr $fdtfile;" \
646 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500647
648#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
649
650#endif /* __CONFIG_H */