blob: 2c54a9e2120fd85d9e02c9a6dec56f2d09c52e0e [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "mpc85xx CPU"
2 depends on MPC85xx
3
Tom Rini7897aef2022-12-02 16:42:42 -05004config PPC_SPINTABLE_COMPATIBLE
5 depends on MP
6 def_bool y
7 help
8 To comply with ePAPR 1.1, the spin table has been moved to
9 cache-enabled memory. Old OS may not work with this change. A patch
10 is waiting to be accepted for Linux kernel. Other OS needs similar
11 fix to spin table. For OSes with old spin table code, we can enable
12 this temporary fix by setting environmental variable
13 "spin_table_compat". For new OSes, set "spin_table_compat=no". After
14 Linux is fixed, we can remove this macro and related code. For now,
15 it is enabled by default.
16
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090017config SYS_CPU
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090018 default "mpc85xx"
19
Simon Glass9fdc0de2017-05-17 03:25:15 -060020config CMD_ERRATA
21 bool "Enable the 'errata' command"
22 depends on MPC85xx
23 default y
24 help
25 This enables the 'errata' command which displays a list of errata
26 work-arounds which are enabled for the current board.
27
Pali Rohárb9304822022-05-11 20:57:31 +020028config FSL_PREPBL_ESDHC_BOOT_SECTOR
29 bool "Generate QorIQ pre-PBL eSDHC boot sector"
30 depends on MPC85xx
Marek Behúna7f4aaa2022-09-15 16:08:27 +020031 depends on SDCARD
Pali Rohárb9304822022-05-11 20:57:31 +020032 help
33 With this option final image would have prepended QorIQ pre-PBL eSDHC
34 boot sector suitable for SD card images. This boot sector instruct
35 BootROM to configure L2 SRAM and eSDHC then load image from SD card
36 into L2 SRAM and finally jump to image entry point.
37
38 This is alternative to Freescale boot_format tool, but works only for
39 SD card images and only for L2 SRAM booting. U-Boot images generated
40 with this option should not passed to boot_format tool.
41
42 For other configuration like booting from eSPI or configuring SDRAM
43 please use Freescale boot_format tool without this option. See file
44 doc/README.mpc85xx-sd-spi-boot
45
46config FSL_PREPBL_ESDHC_BOOT_SECTOR_START
47 int "QorIQ pre-PBL eSDHC boot sector start offset"
48 depends on FSL_PREPBL_ESDHC_BOOT_SECTOR
49 range 0 23
50 default 0
51 help
52 QorIQ pre-PBL eSDHC boot sector may be located on one of the first
53 24 SD card sectors. Select SD card sector on which final U-Boot
54 image (with this boot sector) would be installed.
55
56 By default first SD card sector (0) is used. But this may be changed
57 to allow installing U-Boot image on some partition (with fixed start
58 sector).
59
60 Please note that any sector on SD card prior this boot sector must
61 not contain ASCII "BOOT" bytes at sector offset 0x40.
62
63config FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA
64 int "Relative data sector for QorIQ pre-PBL eSDHC boot sector"
65 depends on FSL_PREPBL_ESDHC_BOOT_SECTOR
66 default 1
67 range 1 8388607
68 help
69 Select data sector from the beginning of QorIQ pre-PBL eSDHC boot
70 sector on which would be stored raw U-Boot image.
71
72 By default is it second sector (1) which is the first available free
73 sector (on the first sector is stored boot sector). It can be any
74 sector number which offset in bytes can be expressed by 32-bit number.
75
76 In case this final U-Boot image (with this boot sector) is put on
77 the FAT32 partition into reserved boot area, this data sector needs
78 to be at least 2 (third sector) because FAT32 use second sector for
79 its data.
80
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090081choice
82 prompt "Target select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050083 optional
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090084
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090085config TARGET_SOCRATES
86 bool "Support socrates"
York Sun5ac012a2016-11-15 13:57:15 -080087 select ARCH_MPC8544
Pali Rohár6d3011a2022-12-28 19:18:39 +010088 select BINMAN
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090089
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090090config TARGET_P3041DS
91 bool "Support P3041DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +090092 select PHYS_64BIT
York Sundf70d062016-11-18 11:20:40 -080093 select ARCH_P3041
Tom Rini22d567e2017-01-22 19:43:11 -050094 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Tom Rini8d7aa572022-07-31 21:08:29 -040095 select FSL_NGPIXIS
Simon Glass203b3ab2017-06-14 21:28:24 -060096 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090097 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090098
99config TARGET_P4080DS
100 bool "Support P4080DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900101 select PHYS_64BIT
York Sun84be8a92016-11-18 11:24:40 -0800102 select ARCH_P4080
Tom Rini22d567e2017-01-22 19:43:11 -0500103 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Tom Rini8d7aa572022-07-31 21:08:29 -0400104 select FSL_NGPIXIS
Simon Glass203b3ab2017-06-14 21:28:24 -0600105 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900106 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900107
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900108config TARGET_P5040DS
109 bool "Support P5040DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900110 select PHYS_64BIT
York Suna3c5b662016-11-18 11:39:36 -0800111 select ARCH_P5040
Tom Rini22d567e2017-01-22 19:43:11 -0500112 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Tom Rini8d7aa572022-07-31 21:08:29 -0400113 select FSL_NGPIXIS
114 select SYS_FSL_RAID_ENGINE
Simon Glass203b3ab2017-06-14 21:28:24 -0600115 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900116 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900117
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900118config TARGET_MPC8548CDS
119 bool "Support MPC8548CDS"
York Sunefc49e02016-11-15 13:52:34 -0800120 select ARCH_MPC8548
Rajesh Bhagat6d072982021-02-15 09:46:14 +0100121 select FSL_VIA
Tom Rini3ef67ae2021-08-26 11:47:59 -0400122 select SYS_CACHE_SHIFT_5
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900123
York Sun7f945ca2016-11-16 13:30:06 -0800124config TARGET_P1010RDB_PA
125 bool "Support P1010RDB_PA"
126 select ARCH_P1010
Tom Rini22d567e2017-01-22 19:43:11 -0500127 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sun7f945ca2016-11-16 13:30:06 -0800128 select SUPPORT_SPL
129 select SUPPORT_TPL
Tom Rinie4798922022-10-28 20:27:00 -0400130 select SYS_L2_SIZE_256KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600131 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -0600132 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900133 imply PANIC_HANG
York Sun7f945ca2016-11-16 13:30:06 -0800134
135config TARGET_P1010RDB_PB
136 bool "Support P1010RDB_PB"
York Sun24f88b32016-11-16 13:08:52 -0800137 select ARCH_P1010
Tom Rini22d567e2017-01-22 19:43:11 -0500138 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900139 select SUPPORT_SPL
Masahiro Yamadaf5ebc992014-10-20 17:45:57 +0900140 select SUPPORT_TPL
Tom Rinie4798922022-10-28 20:27:00 -0400141 select SYS_L2_SIZE_256KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600142 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -0600143 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900144 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900145
York Sun443108bf2016-11-17 13:52:44 -0800146config TARGET_P1020RDB_PC
147 bool "Support P1020RDB-PC"
148 select SUPPORT_SPL
149 select SUPPORT_TPL
York Sunaf2dc812016-11-18 10:02:14 -0800150 select ARCH_P1020
Tom Rinie4798922022-10-28 20:27:00 -0400151 select SYS_L2_SIZE_256KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600152 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -0600153 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900154 imply PANIC_HANG
York Sun443108bf2016-11-17 13:52:44 -0800155
York Sun06732382016-11-17 13:53:33 -0800156config TARGET_P1020RDB_PD
157 bool "Support P1020RDB-PD"
158 select SUPPORT_SPL
159 select SUPPORT_TPL
York Sunaf2dc812016-11-18 10:02:14 -0800160 select ARCH_P1020
Tom Rinie4798922022-10-28 20:27:00 -0400161 select SYS_L2_SIZE_256KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600162 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -0600163 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900164 imply PANIC_HANG
York Sun06732382016-11-17 13:53:33 -0800165
York Sun9c01ff22016-11-17 14:19:18 -0800166config TARGET_P2020RDB
167 bool "Support P2020RDB-PC"
168 select SUPPORT_SPL
169 select SUPPORT_TPL
York Sun4b08dd72016-11-18 11:08:43 -0800170 select ARCH_P2020
Tom Rinie4798922022-10-28 20:27:00 -0400171 select SYS_L2_SIZE_512KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600172 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -0600173 imply CMD_SATA
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200174 imply SATA_SIL
York Sun9c01ff22016-11-17 14:19:18 -0800175
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900176config TARGET_P2041RDB
177 bool "Support P2041RDB"
York Sun5786fca2016-11-18 11:15:21 -0800178 select ARCH_P2041
Tom Rini22d567e2017-01-22 19:43:11 -0500179 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Tom Rini7374a712022-07-23 13:05:08 -0400180 select FSL_CORENET
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900181 select PHYS_64BIT
Tom Rinie20e5712022-10-28 20:27:01 -0400182 select SYS_L3_SIZE_1024KB
Simon Glass203b3ab2017-06-14 21:28:24 -0600183 imply CMD_SATA
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200184 imply FSL_SATA
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900185
186config TARGET_QEMU_PPCE500
187 bool "Support qemu-ppce500"
York Sun51e91e82016-11-18 12:29:51 -0800188 select ARCH_QEMU_E500
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900189 select PHYS_64BIT
Tom Rinieb4f2de2022-06-25 11:02:44 -0400190 select SYS_RAMBOOT
Simon Glass94886db2021-12-16 20:59:36 -0700191 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900192
York Suna5ca1422016-11-18 12:45:44 -0800193config TARGET_T1024RDB
194 bool "Support T1024RDB"
York Sun7d29dd62016-11-18 13:01:34 -0800195 select ARCH_T1024
Tom Rini22d567e2017-01-22 19:43:11 -0500196 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Shengzhou Liu49912402014-11-24 17:11:56 +0800197 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900198 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000199 select FSL_DDR_INTERACTIVE
Tom Rinie20e5712022-10-28 20:27:01 -0400200 select SYS_L3_SIZE_256KB
Simon Glass4590d4e2017-05-17 03:25:10 -0600201 imply CMD_EEPROM
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900202 imply PANIC_HANG
Shengzhou Liu49912402014-11-24 17:11:56 +0800203
York Sund08610d2016-11-21 11:04:34 -0800204config TARGET_T1042D4RDB
205 bool "Support T1042D4RDB"
206 select ARCH_T1042
Tom Rini22d567e2017-01-22 19:43:11 -0500207 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sund08610d2016-11-21 11:04:34 -0800208 select SUPPORT_SPL
209 select PHYS_64BIT
Tom Rinie20e5712022-10-28 20:27:01 -0400210 select SYS_L3_SIZE_256KB
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900211 imply PANIC_HANG
York Sund08610d2016-11-21 11:04:34 -0800212
York Sund1a6c0f2016-11-21 12:46:58 -0800213config TARGET_T2080QDS
214 bool "Support T2080QDS"
York Sune20c6852016-11-21 12:54:19 -0800215 select ARCH_T2080
Tom Rini22d567e2017-01-22 19:43:11 -0500216 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900217 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900218 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000219 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
220 select FSL_DDR_INTERACTIVE
Tom Rinie20e5712022-10-28 20:27:01 -0400221 select SYS_L3_SIZE_512KB
Peng Ma34bed5d2019-12-23 09:28:12 +0000222 imply CMD_SATA
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900223
York Sun58459252016-11-21 12:57:22 -0800224config TARGET_T2080RDB
225 bool "Support T2080RDB"
York Sune20c6852016-11-21 12:54:19 -0800226 select ARCH_T2080
Tom Rini22d567e2017-01-22 19:43:11 -0500227 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900228 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900229 select PHYS_64BIT
Tom Rinie20e5712022-10-28 20:27:01 -0400230 select SYS_L3_SIZE_512KB
Simon Glass203b3ab2017-06-14 21:28:24 -0600231 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900232 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900233
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900234config TARGET_T4240RDB
235 bool "Support T4240RDB"
York Sun0fad3262016-11-21 13:35:41 -0800236 select ARCH_T4240
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800237 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900238 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000239 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
Tom Rinie20e5712022-10-28 20:27:01 -0400240 select SYS_L3_SIZE_512KB
Simon Glass203b3ab2017-06-14 21:28:24 -0600241 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900242 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900243
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900244config TARGET_KMP204X
245 bool "Support kmp204x"
Pascal Linder305329f2019-06-18 13:27:47 +0200246 select VENDOR_KM
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900247
Niel Fouriedb7241d2021-01-21 13:19:20 +0100248config TARGET_KMCENT2
249 bool "Support kmcent2"
250 select VENDOR_KM
Tom Rini7d3684a2023-01-16 15:46:49 -0500251 select EVENT
Tom Rini7374a712022-07-23 13:05:08 -0400252 select FSL_CORENET
Tom Rinif552a132022-11-16 13:10:34 -0500253 select SYS_DPAA_FMAN
254 select SYS_DPAA_PME
Tom Rinie20e5712022-10-28 20:27:01 -0400255 select SYS_L3_SIZE_256KB
Niel Fouriedb7241d2021-01-21 13:19:20 +0100256
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900257endchoice
258
York Sunfda566d2016-11-18 11:56:57 -0800259config ARCH_B4420
260 bool
York Sunaf5495a2016-12-28 08:43:27 -0800261 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800262 select E6500
Tom Rini7374a712022-07-23 13:05:08 -0400263 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800264 select FSL_LAW
Tom Rini46f83262022-06-16 14:04:34 -0400265 select HETROGENOUS_CLUSTERS
York Sun4e577972016-12-28 08:43:46 -0800266 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800267 select SYS_FSL_ERRATUM_A004477
268 select SYS_FSL_ERRATUM_A005871
269 select SYS_FSL_ERRATUM_A006379
270 select SYS_FSL_ERRATUM_A006384
271 select SYS_FSL_ERRATUM_A006475
272 select SYS_FSL_ERRATUM_A006593
273 select SYS_FSL_ERRATUM_A007075
Tom Rinia1663992022-06-16 14:04:40 -0400274 select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST
York Sunbe735532016-12-28 08:43:43 -0800275 select SYS_FSL_ERRATUM_A007212
276 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800277 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800278 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800279 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400280 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800281 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800282 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400283 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
284 select SYS_FSL_USB1_PHY_ENABLE
York Sun7eafac12016-12-28 08:43:50 -0800285 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530286 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600287 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400288 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600289 imply CMD_REGINFO
York Sunfda566d2016-11-18 11:56:57 -0800290
York Sun68eaa9a2016-11-18 11:44:43 -0800291config ARCH_B4860
292 bool
York Sunaf5495a2016-12-28 08:43:27 -0800293 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800294 select E6500
Tom Rini7374a712022-07-23 13:05:08 -0400295 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800296 select FSL_LAW
Tom Rini46f83262022-06-16 14:04:34 -0400297 select HETROGENOUS_CLUSTERS
York Sun4e577972016-12-28 08:43:46 -0800298 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800299 select SYS_FSL_ERRATUM_A004477
300 select SYS_FSL_ERRATUM_A005871
301 select SYS_FSL_ERRATUM_A006379
302 select SYS_FSL_ERRATUM_A006384
303 select SYS_FSL_ERRATUM_A006475
304 select SYS_FSL_ERRATUM_A006593
305 select SYS_FSL_ERRATUM_A007075
Tom Rinia1663992022-06-16 14:04:40 -0400306 select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST
York Sunbe735532016-12-28 08:43:43 -0800307 select SYS_FSL_ERRATUM_A007212
Darwin Dingela56d6c02016-10-25 09:48:01 +1300308 select SYS_FSL_ERRATUM_A007907
York Sunbe735532016-12-28 08:43:43 -0800309 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800310 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800311 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800312 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400313 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800314 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800315 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400316 select SYS_FSL_SRIO_LIODN
317 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
318 select SYS_FSL_USB1_PHY_ENABLE
York Sun7eafac12016-12-28 08:43:50 -0800319 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530320 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600321 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400322 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600323 imply CMD_REGINFO
York Sun68eaa9a2016-11-18 11:44:43 -0800324
York Suna80bdf72016-11-15 14:09:50 -0800325config ARCH_BSC9131
326 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800327 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800328 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800329 select SYS_FSL_ERRATUM_A004477
330 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800331 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800332 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800333 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800334 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800335 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530336 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600337 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400338 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600339 imply CMD_REGINFO
York Suna80bdf72016-11-15 14:09:50 -0800340
341config ARCH_BSC9132
342 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800343 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800344 select SYS_FSL_DDR_VER_46
York Sunbe735532016-12-28 08:43:43 -0800345 select SYS_FSL_ERRATUM_A004477
346 select SYS_FSL_ERRATUM_A005125
347 select SYS_FSL_ERRATUM_A005434
York Sun097e3602016-12-28 08:43:42 -0800348 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800349 select SYS_FSL_ERRATUM_I2C_A004447
350 select SYS_FSL_ERRATUM_IFC_A002769
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800351 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800352 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800353 select SYS_FSL_HAS_SEC
Tom Rini70850172022-07-31 21:08:28 -0400354 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
York Sunfa4199422016-12-28 08:43:31 -0800355 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800356 select SYS_FSL_SEC_COMPAT_4
York Sun85ab6f02016-12-28 08:43:29 -0800357 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530358 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600359 imply CMD_EEPROM
Tom Rinic20bb732017-07-22 18:36:16 -0400360 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400361 imply CMD_NAND
Simon Glassc88a09a2017-08-04 16:34:34 -0600362 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600363 imply CMD_REGINFO
York Suna80bdf72016-11-15 14:09:50 -0800364
York Sun4119aee2016-11-15 18:44:22 -0800365config ARCH_C29X
366 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800367 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800368 select SYS_FSL_DDR_VER_46
York Sunbe735532016-12-28 08:43:43 -0800369 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800370 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800371 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800372 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800373 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800374 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800375 select SYS_FSL_SEC_COMPAT_6
York Sun85ab6f02016-12-28 08:43:29 -0800376 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530377 select FSL_IFC
Tom Rini00448d22017-07-28 21:31:42 -0400378 imply CMD_NAND
Simon Glassc88a09a2017-08-04 16:34:34 -0600379 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600380 imply CMD_REGINFO
York Sun4119aee2016-11-15 18:44:22 -0800381
York Sun5557d6b2016-11-16 11:06:47 -0800382config ARCH_MPC8536
383 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800384 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800385 select SYS_FSL_ERRATUM_A004508
386 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800387 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800388 select SYS_FSL_HAS_DDR2
389 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800390 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800391 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800392 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800393 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530394 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400395 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600396 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600397 imply CMD_REGINFO
York Sun5557d6b2016-11-16 11:06:47 -0800398
York Sun5ddce892016-11-16 11:13:06 -0800399config ARCH_MPC8540
400 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800401 select FSL_LAW
York Sund297d392016-12-28 08:43:40 -0800402 select SYS_FSL_HAS_DDR1
York Sun5ddce892016-11-16 11:13:06 -0800403
York Sun5ac012a2016-11-15 13:57:15 -0800404config ARCH_MPC8544
405 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500406 select BTB
York Sune7a6eaf2016-12-02 10:44:34 -0800407 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400408 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800409 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800410 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800411 select SYS_FSL_HAS_DDR2
York Sun92c36e22016-12-28 08:43:30 -0800412 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800413 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800414 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800415 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530416 select FSL_ELBC
York Sun5ac012a2016-11-15 13:57:15 -0800417
York Sunefc49e02016-11-15 13:52:34 -0800418config ARCH_MPC8548
419 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500420 select BTB
York Sune7a6eaf2016-12-02 10:44:34 -0800421 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800422 select SYS_FSL_ERRATUM_A005125
423 select SYS_FSL_ERRATUM_NMG_DDR120
424 select SYS_FSL_ERRATUM_NMG_LBC103
425 select SYS_FSL_ERRATUM_NMG_ETSEC129
426 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800427 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800428 select SYS_FSL_HAS_DDR2
429 select SYS_FSL_HAS_DDR1
York Sun92c36e22016-12-28 08:43:30 -0800430 select SYS_FSL_HAS_SEC
Tom Rini8d7aa572022-07-31 21:08:29 -0400431 select SYS_FSL_RMU
York Sunfa4199422016-12-28 08:43:31 -0800432 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800433 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800434 select SYS_PPC_E500_USE_DEBUG_TLB
Christophe Leroye538bbc2017-08-04 16:34:40 -0600435 imply CMD_REGINFO
York Sunefc49e02016-11-15 13:52:34 -0800436
York Sunb4046f42016-11-16 11:26:45 -0800437config ARCH_MPC8560
438 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800439 select FSL_LAW
York Sund297d392016-12-28 08:43:40 -0800440 select SYS_FSL_HAS_DDR1
York Sunb4046f42016-11-16 11:26:45 -0800441
York Sun24f88b32016-11-16 13:08:52 -0800442config ARCH_P1010
443 bool
Tom Rini2404edc2022-03-11 09:11:59 -0500444 select A003399_NOR_WORKAROUND if SYS_FSL_ERRATUM_IFC_A003399 && !SPL
Tom Rinie59f3242022-02-23 12:28:15 -0500445 select BTB
York Sune7a6eaf2016-12-02 10:44:34 -0800446 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400447 select SYS_CACHE_SHIFT_5
Tom Rinid391d8b2021-12-11 14:55:51 -0500448 select SYS_HAS_SERDES
York Sunbe735532016-12-28 08:43:43 -0800449 select SYS_FSL_ERRATUM_A004477
450 select SYS_FSL_ERRATUM_A004508
451 select SYS_FSL_ERRATUM_A005125
Chris Packham434f0582018-10-04 20:03:53 +1300452 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800453 select SYS_FSL_ERRATUM_A006261
454 select SYS_FSL_ERRATUM_A007075
York Sun097e3602016-12-28 08:43:42 -0800455 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800456 select SYS_FSL_ERRATUM_I2C_A004447
457 select SYS_FSL_ERRATUM_IFC_A002769
458 select SYS_FSL_ERRATUM_P1010_A003549
459 select SYS_FSL_ERRATUM_SEC_A003571
460 select SYS_FSL_ERRATUM_IFC_A003399
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800461 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800462 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800463 select SYS_FSL_HAS_SEC
Tom Rini70850172022-07-31 21:08:28 -0400464 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
York Sunfa4199422016-12-28 08:43:31 -0800465 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800466 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400467 select SYS_FSL_USB1_PHY_ENABLE
York Sun85ab6f02016-12-28 08:43:29 -0800468 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530469 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600470 imply CMD_EEPROM
Tom Rinic20bb732017-07-22 18:36:16 -0400471 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400472 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600473 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600474 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600475 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200476 imply FSL_SATA
Simon Glass65831d92021-12-18 11:27:50 -0700477 imply TIMESTAMP
York Sun24f88b32016-11-16 13:08:52 -0800478
York Sun3680e592016-11-16 15:54:15 -0800479config ARCH_P1011
480 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800481 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800482 select SYS_FSL_ERRATUM_A004508
483 select SYS_FSL_ERRATUM_A005125
484 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800485 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800486 select FSL_PCIE_DISABLE_ASPM
York Sund297d392016-12-28 08:43:40 -0800487 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800488 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800489 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800490 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800491 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530492 select FSL_ELBC
York Sun3680e592016-11-16 15:54:15 -0800493
York Sunaf2dc812016-11-18 10:02:14 -0800494config ARCH_P1020
495 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500496 select BTB
York Sune7a6eaf2016-12-02 10:44:34 -0800497 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400498 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800499 select SYS_FSL_ERRATUM_A004508
500 select SYS_FSL_ERRATUM_A005125
501 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800502 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800503 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800504 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800505 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800506 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800507 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800508 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800509 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530510 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400511 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600512 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600513 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600514 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200515 imply SATA_SIL
York Sunaf2dc812016-11-18 10:02:14 -0800516
York Sun2f924be2016-11-18 10:59:02 -0800517config ARCH_P1021
518 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800519 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800520 select SYS_FSL_ERRATUM_A004508
521 select SYS_FSL_ERRATUM_A005125
522 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800523 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800524 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800525 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800526 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800527 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800528 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800529 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800530 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530531 select FSL_ELBC
Christophe Leroye538bbc2017-08-04 16:34:40 -0600532 imply CMD_REGINFO
Tom Rini00448d22017-07-28 21:31:42 -0400533 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600534 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600535 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200536 imply SATA_SIL
York Sun2f924be2016-11-18 10:59:02 -0800537
York Sunfeeaae22016-11-16 15:45:31 -0800538config ARCH_P1023
539 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800540 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800541 select SYS_FSL_ERRATUM_A004508
542 select SYS_FSL_ERRATUM_A005125
543 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800544 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800545 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800546 select SYS_FSL_HAS_SEC
Tom Rini70850172022-07-31 21:08:28 -0400547 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
York Sunfa4199422016-12-28 08:43:31 -0800548 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800549 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530550 select FSL_ELBC
York Sunfeeaae22016-11-16 15:45:31 -0800551
York Sun76780b22016-11-18 11:00:57 -0800552config ARCH_P1024
553 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800554 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800555 select SYS_FSL_ERRATUM_A004508
556 select SYS_FSL_ERRATUM_A005125
557 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800558 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800559 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800560 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800561 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800562 select SYS_FSL_HAS_SEC
Tom Rini8d7aa572022-07-31 21:08:29 -0400563 select SYS_FSL_RMU
York Sunfa4199422016-12-28 08:43:31 -0800564 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800565 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800566 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530567 select FSL_ELBC
Simon Glass4590d4e2017-05-17 03:25:10 -0600568 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400569 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600570 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600571 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600572 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200573 imply SATA_SIL
York Sun76780b22016-11-18 11:00:57 -0800574
York Sun0f577972016-11-18 11:05:38 -0800575config ARCH_P1025
576 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800577 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800578 select SYS_FSL_ERRATUM_A004508
579 select SYS_FSL_ERRATUM_A005125
580 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800581 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800582 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800583 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800584 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800585 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800586 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800587 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800588 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530589 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600590 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600591 imply CMD_REGINFO
York Sun0f577972016-11-18 11:05:38 -0800592
York Sun4b08dd72016-11-18 11:08:43 -0800593config ARCH_P2020
594 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500595 select BTB
York Sune7a6eaf2016-12-02 10:44:34 -0800596 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400597 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800598 select SYS_FSL_ERRATUM_A004477
599 select SYS_FSL_ERRATUM_A004508
600 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800601 select SYS_FSL_ERRATUM_ESDHC111
602 select SYS_FSL_ERRATUM_ESDHC_A001
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800603 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800604 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800605 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800606 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800607 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800608 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530609 select FSL_ELBC
Simon Glass4590d4e2017-05-17 03:25:10 -0600610 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400611 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600612 imply CMD_REGINFO
Simon Glass65831d92021-12-18 11:27:50 -0700613 imply TIMESTAMP
York Sun4b08dd72016-11-18 11:08:43 -0800614
York Sun5786fca2016-11-18 11:15:21 -0800615config ARCH_P2041
616 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400617 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800618 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800619 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400620 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500621 select SYS_DPAA_FMAN
622 select SYS_DPAA_PME
623 select SYS_DPAA_RMAN
York Sunbe735532016-12-28 08:43:43 -0800624 select SYS_FSL_ERRATUM_A004510
625 select SYS_FSL_ERRATUM_A004849
Chris Packham434f0582018-10-04 20:03:53 +1300626 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800627 select SYS_FSL_ERRATUM_A006261
628 select SYS_FSL_ERRATUM_CPU_A003999
629 select SYS_FSL_ERRATUM_DDR_A003
630 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800631 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800632 select SYS_FSL_ERRATUM_I2C_A004447
633 select SYS_FSL_ERRATUM_NMG_CPU_A011
634 select SYS_FSL_ERRATUM_SRIO_A004034
635 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800636 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800637 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800638 select SYS_FSL_QORIQ_CHASSIS1
Tom Rini70850172022-07-31 21:08:28 -0400639 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
York Sunfa4199422016-12-28 08:43:31 -0800640 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800641 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400642 select SYS_FSL_USB1_PHY_ENABLE
643 select SYS_FSL_USB2_PHY_ENABLE
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530644 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400645 imply CMD_NAND
York Sun5786fca2016-11-18 11:15:21 -0800646
York Sundf70d062016-11-18 11:20:40 -0800647config ARCH_P3041
648 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400649 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800650 select E500MC
Tom Rini7374a712022-07-23 13:05:08 -0400651 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800652 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400653 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800654 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800655 select SYS_FSL_ERRATUM_A004510
656 select SYS_FSL_ERRATUM_A004849
Chris Packham434f0582018-10-04 20:03:53 +1300657 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800658 select SYS_FSL_ERRATUM_A005812
659 select SYS_FSL_ERRATUM_A006261
660 select SYS_FSL_ERRATUM_CPU_A003999
661 select SYS_FSL_ERRATUM_DDR_A003
662 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800663 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800664 select SYS_FSL_ERRATUM_I2C_A004447
665 select SYS_FSL_ERRATUM_NMG_CPU_A011
666 select SYS_FSL_ERRATUM_SRIO_A004034
667 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800668 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800669 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800670 select SYS_FSL_QORIQ_CHASSIS1
Tom Rini70850172022-07-31 21:08:28 -0400671 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
York Sunfa4199422016-12-28 08:43:31 -0800672 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800673 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400674 select SYS_FSL_USB1_PHY_ENABLE
675 select SYS_FSL_USB2_PHY_ENABLE
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530676 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400677 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600678 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600679 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200680 imply FSL_SATA
York Sundf70d062016-11-18 11:20:40 -0800681
York Sun84be8a92016-11-18 11:24:40 -0800682config ARCH_P4080
683 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400684 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800685 select E500MC
Tom Rini7374a712022-07-23 13:05:08 -0400686 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800687 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400688 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800689 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800690 select SYS_FSL_ERRATUM_A004510
691 select SYS_FSL_ERRATUM_A004580
692 select SYS_FSL_ERRATUM_A004849
693 select SYS_FSL_ERRATUM_A005812
694 select SYS_FSL_ERRATUM_A007075
695 select SYS_FSL_ERRATUM_CPC_A002
696 select SYS_FSL_ERRATUM_CPC_A003
697 select SYS_FSL_ERRATUM_CPU_A003999
698 select SYS_FSL_ERRATUM_DDR_A003
699 select SYS_FSL_ERRATUM_DDR_A003474
700 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800701 select SYS_FSL_ERRATUM_ESDHC111
702 select SYS_FSL_ERRATUM_ESDHC13
703 select SYS_FSL_ERRATUM_ESDHC135
York Sunbe735532016-12-28 08:43:43 -0800704 select SYS_FSL_ERRATUM_I2C_A004447
705 select SYS_FSL_ERRATUM_NMG_CPU_A011
706 select SYS_FSL_ERRATUM_SRIO_A004034
Tom Rini70850172022-07-31 21:08:28 -0400707 select SYS_FSL_PCIE_COMPAT_P4080_PCIE
York Sunbe735532016-12-28 08:43:43 -0800708 select SYS_P4080_ERRATUM_CPU22
709 select SYS_P4080_ERRATUM_PCIE_A003
710 select SYS_P4080_ERRATUM_SERDES8
711 select SYS_P4080_ERRATUM_SERDES9
712 select SYS_P4080_ERRATUM_SERDES_A001
713 select SYS_P4080_ERRATUM_SERDES_A005
York Sund297d392016-12-28 08:43:40 -0800714 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800715 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800716 select SYS_FSL_QORIQ_CHASSIS1
Tom Rini8d7aa572022-07-31 21:08:29 -0400717 select SYS_FSL_RMU
York Sunfa4199422016-12-28 08:43:31 -0800718 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800719 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530720 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600721 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600722 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200723 imply SATA_SIL
York Sun84be8a92016-11-18 11:24:40 -0800724
York Suna3c5b662016-11-18 11:39:36 -0800725config ARCH_P5040
726 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400727 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800728 select E500MC
Tom Rini7374a712022-07-23 13:05:08 -0400729 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800730 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400731 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800732 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800733 select SYS_FSL_ERRATUM_A004510
734 select SYS_FSL_ERRATUM_A004699
Chris Packham434f0582018-10-04 20:03:53 +1300735 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800736 select SYS_FSL_ERRATUM_A005812
737 select SYS_FSL_ERRATUM_A006261
738 select SYS_FSL_ERRATUM_DDR_A003
739 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800740 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800741 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800742 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800743 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800744 select SYS_FSL_QORIQ_CHASSIS1
Tom Rini70850172022-07-31 21:08:28 -0400745 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800746 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800747 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400748 select SYS_FSL_USB1_PHY_ENABLE
749 select SYS_FSL_USB2_PHY_ENABLE
York Sun7eafac12016-12-28 08:43:50 -0800750 select SYS_PPC64
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530751 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600752 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600753 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200754 imply FSL_SATA
York Suna3c5b662016-11-18 11:39:36 -0800755
York Sun51e91e82016-11-18 12:29:51 -0800756config ARCH_QEMU_E500
757 bool
Tom Rini3ef67ae2021-08-26 11:47:59 -0400758 select SYS_CACHE_SHIFT_5
York Sun51e91e82016-11-18 12:29:51 -0800759
York Sun7d29dd62016-11-18 13:01:34 -0800760config ARCH_T1024
761 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400762 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800763 select E500MC
Tom Rinic1c04bd2022-03-24 17:18:01 -0400764 select E5500
Tom Rini7374a712022-07-23 13:05:08 -0400765 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800766 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400767 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500768 select SYS_DPAA_FMAN
York Sun4e577972016-12-28 08:43:46 -0800769 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800770 select SYS_FSL_ERRATUM_A008378
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530771 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800772 select SYS_FSL_ERRATUM_A009663
773 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800774 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800775 select SYS_FSL_HAS_DDR3
776 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800777 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800778 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400779 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800780 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800781 select SYS_FSL_SEC_COMPAT_5
Tom Rini8d7aa572022-07-31 21:08:29 -0400782 select SYS_FSL_SINGLE_SOURCE_CLK
783 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
784 select SYS_FSL_USB_DUAL_PHY_ENABLE
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530785 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600786 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400787 imply CMD_NAND
Tom Rinic20bb732017-07-22 18:36:16 -0400788 imply CMD_MTDPARTS
Christophe Leroye538bbc2017-08-04 16:34:40 -0600789 imply CMD_REGINFO
York Sun7d29dd62016-11-18 13:01:34 -0800790
York Suna5b5d882016-11-18 13:11:12 -0800791config ARCH_T1040
792 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400793 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800794 select E500MC
Tom Rinic1c04bd2022-03-24 17:18:01 -0400795 select E5500
Tom Rini7374a712022-07-23 13:05:08 -0400796 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800797 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400798 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500799 select SYS_DPAA_FMAN
800 select SYS_DPAA_PME
York Sun4e577972016-12-28 08:43:46 -0800801 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800802 select SYS_FSL_ERRATUM_A008044
803 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund477602c2019-11-20 17:07:34 +0100804 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800805 select SYS_FSL_ERRATUM_A009663
806 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800807 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800808 select SYS_FSL_HAS_DDR3
809 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800810 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800811 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400812 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800813 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800814 select SYS_FSL_SEC_COMPAT_5
Tom Rini8d7aa572022-07-31 21:08:29 -0400815 select SYS_FSL_SINGLE_SOURCE_CLK
816 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
817 select SYS_FSL_USB_DUAL_PHY_ENABLE
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530818 select FSL_IFC
Tom Rinic20bb732017-07-22 18:36:16 -0400819 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400820 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600821 imply CMD_REGINFO
York Suna5b5d882016-11-18 13:11:12 -0800822
York Sun2d7b2d42016-11-18 13:36:39 -0800823config ARCH_T1042
824 bool
Tom Rini1f05fe22022-03-18 08:38:32 -0400825 select BACKSIDE_L2_CACHE
York Sunaf5495a2016-12-28 08:43:27 -0800826 select E500MC
Tom Rinic1c04bd2022-03-24 17:18:01 -0400827 select E5500
Tom Rini7374a712022-07-23 13:05:08 -0400828 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800829 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400830 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500831 select SYS_DPAA_FMAN
832 select SYS_DPAA_PME
York Sun4e577972016-12-28 08:43:46 -0800833 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800834 select SYS_FSL_ERRATUM_A008044
835 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund477602c2019-11-20 17:07:34 +0100836 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800837 select SYS_FSL_ERRATUM_A009663
838 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800839 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800840 select SYS_FSL_HAS_DDR3
841 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800842 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800843 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400844 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
York Sunfa4199422016-12-28 08:43:31 -0800845 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800846 select SYS_FSL_SEC_COMPAT_5
Tom Rini8d7aa572022-07-31 21:08:29 -0400847 select SYS_FSL_SINGLE_SOURCE_CLK
848 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
849 select SYS_FSL_USB_DUAL_PHY_ENABLE
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530850 select FSL_IFC
Tom Rinic20bb732017-07-22 18:36:16 -0400851 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400852 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600853 imply CMD_REGINFO
York Sun2d7b2d42016-11-18 13:36:39 -0800854
York Sune20c6852016-11-21 12:54:19 -0800855config ARCH_T2080
856 bool
York Sunaf5495a2016-12-28 08:43:27 -0800857 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800858 select E6500
Tom Rini7374a712022-07-23 13:05:08 -0400859 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800860 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400861 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500862 select SYS_DPAA_DCE if !NOBQFMAN
863 select SYS_DPAA_FMAN if !NOBQFMAN
864 select SYS_DPAA_PME if !NOBQFMAN
865 select SYS_DPAA_RMAN if !NOBQFMAN
York Sun4e577972016-12-28 08:43:46 -0800866 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800867 select SYS_FSL_ERRATUM_A006379
868 select SYS_FSL_ERRATUM_A006593
Tom Rinia1663992022-06-16 14:04:40 -0400869 select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST
York Sunbe735532016-12-28 08:43:43 -0800870 select SYS_FSL_ERRATUM_A007212
Tony O'Brien8acb1272016-12-02 09:22:34 +1300871 select SYS_FSL_ERRATUM_A007815
Darwin Dingela56d6c02016-10-25 09:48:01 +1300872 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530873 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800874 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800875 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800876 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800877 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800878 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800879 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400880 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30
York Sunfa4199422016-12-28 08:43:31 -0800881 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800882 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400883 select SYS_FSL_SRIO_LIODN
884 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
885 select SYS_FSL_USB_DUAL_PHY_ENABLE
Tom Rinif552a132022-11-16 13:10:34 -0500886 select SYS_PMAN if !NOBQFMAN
York Sun7eafac12016-12-28 08:43:50 -0800887 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530888 select FSL_IFC
Peng Ma34bed5d2019-12-23 09:28:12 +0000889 imply CMD_SATA
Tom Rini00448d22017-07-28 21:31:42 -0400890 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600891 imply CMD_REGINFO
Peng Ma34bed5d2019-12-23 09:28:12 +0000892 imply FSL_SATA
Tom Rini4abdf142021-08-17 17:59:41 -0400893 imply ID_EEPROM
York Sune20c6852016-11-21 12:54:19 -0800894
York Sun0fad3262016-11-21 13:35:41 -0800895config ARCH_T4240
896 bool
York Sunaf5495a2016-12-28 08:43:27 -0800897 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800898 select E6500
Tom Rini7374a712022-07-23 13:05:08 -0400899 select FSL_CORENET
York Sune7a6eaf2016-12-02 10:44:34 -0800900 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400901 select SYS_CACHE_SHIFT_6
Tom Rinif552a132022-11-16 13:10:34 -0500902 select SYS_DPAA_DCE if !NOBQFMAN
903 select SYS_DPAA_FMAN if !NOBQFMAN
904 select SYS_DPAA_PME if !NOBQFMAN
905 select SYS_DPAA_RMAN if !NOBQFMAN
York Sun4e577972016-12-28 08:43:46 -0800906 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800907 select SYS_FSL_ERRATUM_A004468
908 select SYS_FSL_ERRATUM_A005871
909 select SYS_FSL_ERRATUM_A006261
910 select SYS_FSL_ERRATUM_A006379
911 select SYS_FSL_ERRATUM_A006593
Tom Rinia1663992022-06-16 14:04:40 -0400912 select SYS_FSL_ERRATUM_A007186 if CHAIN_OF_TRUST
York Sunbe735532016-12-28 08:43:43 -0800913 select SYS_FSL_ERRATUM_A007798
Tony O'Brien8acb1272016-12-02 09:22:34 +1300914 select SYS_FSL_ERRATUM_A007815
Darwin Dingela56d6c02016-10-25 09:48:01 +1300915 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530916 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800917 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800918 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800919 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800920 select SYS_FSL_QORIQ_CHASSIS2
Tom Rini70850172022-07-31 21:08:28 -0400921 select SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30
York Sunfa4199422016-12-28 08:43:31 -0800922 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800923 select SYS_FSL_SEC_COMPAT_4
Tom Rini8d7aa572022-07-31 21:08:29 -0400924 select SYS_FSL_SRIO_LIODN
925 select SYS_FSL_QMAN_V3 if SYS_DPAA_QBMAN
926 select SYS_FSL_USB_DUAL_PHY_ENABLE
Tom Rinif552a132022-11-16 13:10:34 -0500927 select SYS_PMAN if !NOBQFMAN
York Sun7eafac12016-12-28 08:43:50 -0800928 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530929 select FSL_IFC
Simon Glass203b3ab2017-06-14 21:28:24 -0600930 imply CMD_SATA
Tom Rini00448d22017-07-28 21:31:42 -0400931 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600932 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200933 imply FSL_SATA
York Sune7a6eaf2016-12-02 10:44:34 -0800934
Jagdish Gediya7f2ad252018-09-03 21:35:10 +0530935config MPC85XX_HAVE_RESET_VECTOR
Tom Riniaac81492022-12-04 10:13:40 -0500936 bool "Indicate reset vector at CFG_RESET_VECTOR_ADDRESS - 0xffc"
Jagdish Gediya7f2ad252018-09-03 21:35:10 +0530937 depends on MPC85xx
938
Tom Rinie59f3242022-02-23 12:28:15 -0500939config BTB
940 bool "toggle branch predition"
941
York Sunaf5495a2016-12-28 08:43:27 -0800942config BOOKE
943 bool
944 default y
945
946config E500
947 bool
948 default y
949 help
950 Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
951
952config E500MC
953 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500954 select BTB
Simon Glassc88a09a2017-08-04 16:34:34 -0600955 imply CMD_PCI
York Sunaf5495a2016-12-28 08:43:27 -0800956 help
957 Enble PowerPC E500MC core
958
Tom Rinic1c04bd2022-03-24 17:18:01 -0400959config E5500
960 bool
961
York Sunf4e8a752016-12-28 08:43:48 -0800962config E6500
963 bool
Tom Rinie59f3242022-02-23 12:28:15 -0500964 select BTB
York Sunf4e8a752016-12-28 08:43:48 -0800965 help
966 Enable PowerPC E6500 core
967
Tom Rinif552a132022-11-16 13:10:34 -0500968config NOBQFMAN
969 bool
970
York Sune7a6eaf2016-12-02 10:44:34 -0800971config FSL_LAW
972 bool
973 help
974 Use Freescale common code for Local Access Window
York Sun0fad3262016-11-21 13:35:41 -0800975
Tom Rini46f83262022-06-16 14:04:34 -0400976config HETROGENOUS_CLUSTERS
977 bool
978
York Suncbf7bf32016-11-23 12:30:40 -0800979config MAX_CPUS
980 int "Maximum number of CPUs permitted for MPC85xx"
981 default 12 if ARCH_T4240
Tom Rinia7ffa3d2021-05-23 10:58:05 -0400982 default 8 if ARCH_P4080
York Suncbf7bf32016-11-23 12:30:40 -0800983 default 4 if ARCH_B4860 || \
984 ARCH_P2041 || \
985 ARCH_P3041 || \
986 ARCH_P5040 || \
987 ARCH_T1040 || \
988 ARCH_T1042 || \
Tom Rini3ec582b2021-02-20 20:06:21 -0500989 ARCH_T2080
York Suncbf7bf32016-11-23 12:30:40 -0800990 default 2 if ARCH_B4420 || \
991 ARCH_BSC9132 || \
York Suncbf7bf32016-11-23 12:30:40 -0800992 ARCH_P1020 || \
993 ARCH_P1021 || \
York Suncbf7bf32016-11-23 12:30:40 -0800994 ARCH_P1023 || \
995 ARCH_P1024 || \
996 ARCH_P1025 || \
997 ARCH_P2020 || \
York Suncbf7bf32016-11-23 12:30:40 -0800998 ARCH_T1024
999 default 1
1000 help
1001 Set this number to the maximum number of possible CPUs in the SoC.
1002 SoCs may have multiple clusters with each cluster may have multiple
1003 ports. If some ports are reserved but higher ports are used for
1004 cores, count the reserved ports. This will allocate enough memory
1005 in spin table to properly handle all cores.
1006
York Sun7ea6f352016-12-01 13:26:06 -08001007config SYS_CCSRBAR_DEFAULT
1008 hex "Default CCSRBAR address"
1009 default 0xff700000 if ARCH_BSC9131 || \
1010 ARCH_BSC9132 || \
1011 ARCH_C29X || \
1012 ARCH_MPC8536 || \
1013 ARCH_MPC8540 || \
York Sun7ea6f352016-12-01 13:26:06 -08001014 ARCH_MPC8544 || \
1015 ARCH_MPC8548 || \
York Sun7ea6f352016-12-01 13:26:06 -08001016 ARCH_MPC8560 || \
York Sun7ea6f352016-12-01 13:26:06 -08001017 ARCH_P1010 || \
1018 ARCH_P1011 || \
1019 ARCH_P1020 || \
1020 ARCH_P1021 || \
York Sun7ea6f352016-12-01 13:26:06 -08001021 ARCH_P1024 || \
1022 ARCH_P1025 || \
1023 ARCH_P2020
1024 default 0xff600000 if ARCH_P1023
1025 default 0xfe000000 if ARCH_B4420 || \
1026 ARCH_B4860 || \
1027 ARCH_P2041 || \
1028 ARCH_P3041 || \
1029 ARCH_P4080 || \
York Sun7ea6f352016-12-01 13:26:06 -08001030 ARCH_P5040 || \
York Sun7ea6f352016-12-01 13:26:06 -08001031 ARCH_T1024 || \
1032 ARCH_T1040 || \
1033 ARCH_T1042 || \
1034 ARCH_T2080 || \
York Sun7ea6f352016-12-01 13:26:06 -08001035 ARCH_T4240
1036 default 0xe0000000 if ARCH_QEMU_E500
1037 help
1038 Default value of CCSRBAR comes from power-on-reset. It
1039 is fixed on each SoC. Some SoCs can have different value
1040 if changed by pre-boot regime. The value here must match
1041 the current value in SoC. If not sure, do not change.
1042
Tom Rinif552a132022-11-16 13:10:34 -05001043config SYS_DPAA_PME
1044 bool
1045
1046config SYS_DPAA_DCE
1047 bool
1048
1049config SYS_DPAA_RMAN
1050 bool
1051
Tom Rini2404edc2022-03-11 09:11:59 -05001052config A003399_NOR_WORKAROUND
1053 bool
1054 help
1055 Enables a workaround for IFC erratum A003399. It is only required
1056 during NOR boot.
1057
Tom Riniea2bbec2022-03-11 09:12:00 -05001058config A008044_WORKAROUND
1059 bool
1060 help
1061 Enables a workaround for T1040/T1042 erratum A008044. It is only
1062 required during NAND boot and valid for Rev 1.0 SoC revision
1063
York Sunbe735532016-12-28 08:43:43 -08001064config SYS_FSL_ERRATUM_A004468
1065 bool
1066
1067config SYS_FSL_ERRATUM_A004477
1068 bool
1069
1070config SYS_FSL_ERRATUM_A004508
1071 bool
1072
1073config SYS_FSL_ERRATUM_A004580
1074 bool
1075
1076config SYS_FSL_ERRATUM_A004699
1077 bool
1078
1079config SYS_FSL_ERRATUM_A004849
1080 bool
1081
1082config SYS_FSL_ERRATUM_A004510
1083 bool
1084
1085config SYS_FSL_ERRATUM_A004510_SVR_REV
1086 hex
1087 depends on SYS_FSL_ERRATUM_A004510
1088 default 0x20 if ARCH_P4080
1089 default 0x10
1090
1091config SYS_FSL_ERRATUM_A004510_SVR_REV2
1092 hex
1093 depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
1094 default 0x11
1095
1096config SYS_FSL_ERRATUM_A005125
1097 bool
1098
1099config SYS_FSL_ERRATUM_A005434
1100 bool
1101
1102config SYS_FSL_ERRATUM_A005812
1103 bool
1104
1105config SYS_FSL_ERRATUM_A005871
1106 bool
1107
Chris Packham434f0582018-10-04 20:03:53 +13001108config SYS_FSL_ERRATUM_A005275
1109 bool
1110
York Sunbe735532016-12-28 08:43:43 -08001111config SYS_FSL_ERRATUM_A006261
1112 bool
1113
1114config SYS_FSL_ERRATUM_A006379
1115 bool
1116
1117config SYS_FSL_ERRATUM_A006384
1118 bool
1119
1120config SYS_FSL_ERRATUM_A006475
1121 bool
1122
1123config SYS_FSL_ERRATUM_A006593
1124 bool
1125
1126config SYS_FSL_ERRATUM_A007075
1127 bool
1128
1129config SYS_FSL_ERRATUM_A007186
1130 bool
1131
1132config SYS_FSL_ERRATUM_A007212
1133 bool
1134
Tony O'Brien8acb1272016-12-02 09:22:34 +13001135config SYS_FSL_ERRATUM_A007815
1136 bool
1137
York Sunbe735532016-12-28 08:43:43 -08001138config SYS_FSL_ERRATUM_A007798
1139 bool
1140
Darwin Dingela56d6c02016-10-25 09:48:01 +13001141config SYS_FSL_ERRATUM_A007907
1142 bool
1143
York Sunbe735532016-12-28 08:43:43 -08001144config SYS_FSL_ERRATUM_A008044
1145 bool
Tom Riniea2bbec2022-03-11 09:12:00 -05001146 select A008044_WORKAROUND if MTD_RAW_NAND
York Sunbe735532016-12-28 08:43:43 -08001147
1148config SYS_FSL_ERRATUM_CPC_A002
1149 bool
1150
1151config SYS_FSL_ERRATUM_CPC_A003
1152 bool
1153
1154config SYS_FSL_ERRATUM_CPU_A003999
1155 bool
1156
1157config SYS_FSL_ERRATUM_ELBC_A001
1158 bool
1159
1160config SYS_FSL_ERRATUM_I2C_A004447
1161 bool
1162
1163config SYS_FSL_A004447_SVR_REV
1164 hex
1165 depends on SYS_FSL_ERRATUM_I2C_A004447
1166 default 0x00 if ARCH_MPC8548
1167 default 0x10 if ARCH_P1010
1168 default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
Tom Rini30900822021-02-20 20:06:30 -05001169 default 0x20 if ARCH_P3041 || ARCH_P4080
York Sunbe735532016-12-28 08:43:43 -08001170
1171config SYS_FSL_ERRATUM_IFC_A002769
1172 bool
1173
1174config SYS_FSL_ERRATUM_IFC_A003399
1175 bool
1176
1177config SYS_FSL_ERRATUM_NMG_CPU_A011
1178 bool
1179
1180config SYS_FSL_ERRATUM_NMG_ETSEC129
1181 bool
1182
1183config SYS_FSL_ERRATUM_NMG_LBC103
1184 bool
1185
1186config SYS_FSL_ERRATUM_P1010_A003549
1187 bool
1188
1189config SYS_FSL_ERRATUM_SATA_A001
1190 bool
1191
1192config SYS_FSL_ERRATUM_SEC_A003571
1193 bool
1194
1195config SYS_FSL_ERRATUM_SRIO_A004034
1196 bool
1197
1198config SYS_FSL_ERRATUM_USB14
1199 bool
1200
Tom Rinid391d8b2021-12-11 14:55:51 -05001201config SYS_HAS_SERDES
1202 bool
1203
York Sunbe735532016-12-28 08:43:43 -08001204config SYS_P4080_ERRATUM_CPU22
1205 bool
1206
1207config SYS_P4080_ERRATUM_PCIE_A003
1208 bool
1209
1210config SYS_P4080_ERRATUM_SERDES8
1211 bool
1212
1213config SYS_P4080_ERRATUM_SERDES9
1214 bool
1215
1216config SYS_P4080_ERRATUM_SERDES_A001
1217 bool
1218
1219config SYS_P4080_ERRATUM_SERDES_A005
1220 bool
1221
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +08001222config FSL_PCIE_DISABLE_ASPM
1223 bool
1224
Hou Zhiqiang01500f52019-05-23 11:52:44 +08001225config FSL_PCIE_RESET
1226 bool
1227
Tom Rinif552a132022-11-16 13:10:34 -05001228config SYS_PMAN
1229 bool
1230
Tom Rini8d7aa572022-07-31 21:08:29 -04001231config SYS_FSL_RAID_ENGINE
1232 bool
1233
1234config SYS_FSL_RMU
1235 bool
1236
York Sun0d3b8592016-12-28 08:43:49 -08001237config SYS_FSL_QORIQ_CHASSIS1
1238 bool
1239
1240config SYS_FSL_QORIQ_CHASSIS2
1241 bool
1242
York Sun091e5e52016-12-01 14:05:02 -08001243config SYS_FSL_NUM_LAWS
1244 int "Number of local access windows"
1245 depends on FSL_LAW
1246 default 32 if ARCH_B4420 || \
1247 ARCH_B4860 || \
1248 ARCH_P2041 || \
1249 ARCH_P3041 || \
1250 ARCH_P4080 || \
York Sun091e5e52016-12-01 14:05:02 -08001251 ARCH_P5040 || \
1252 ARCH_T2080 || \
York Sun091e5e52016-12-01 14:05:02 -08001253 ARCH_T4240
Tom Rinib4e60262021-05-14 21:34:22 -04001254 default 16 if ARCH_T1024 || \
York Sun091e5e52016-12-01 14:05:02 -08001255 ARCH_T1040 || \
1256 ARCH_T1042
1257 default 12 if ARCH_BSC9131 || \
1258 ARCH_BSC9132 || \
1259 ARCH_C29X || \
1260 ARCH_MPC8536 || \
York Sun091e5e52016-12-01 14:05:02 -08001261 ARCH_P1010 || \
1262 ARCH_P1011 || \
1263 ARCH_P1020 || \
1264 ARCH_P1021 || \
York Sun091e5e52016-12-01 14:05:02 -08001265 ARCH_P1023 || \
1266 ARCH_P1024 || \
1267 ARCH_P1025 || \
1268 ARCH_P2020
1269 default 10 if ARCH_MPC8544 || \
Tom Rini31f56052021-05-14 21:34:23 -04001270 ARCH_MPC8548
York Sun091e5e52016-12-01 14:05:02 -08001271 default 8 if ARCH_MPC8540 || \
York Sun091e5e52016-12-01 14:05:02 -08001272 ARCH_MPC8560
1273 help
1274 Number of local access windows. This is fixed per SoC.
1275 If not sure, do not change.
1276
Tom Rinie2070212022-07-23 13:05:11 -04001277config SYS_FSL_CORES_PER_CLUSTER
1278 int
1279 depends on SYS_FSL_QORIQ_CHASSIS2
1280 default 4 if ARCH_B4860 || ARCH_T2080 || ARCH_T4240
1281 default 2 if ARCH_B4420
1282 default 1 if ARCH_T1024 || ARCH_T1040 || ARCH_T1042
1283
York Sunf4e8a752016-12-28 08:43:48 -08001284config SYS_FSL_THREADS_PER_CORE
1285 int
Tom Rinie2070212022-07-23 13:05:11 -04001286 depends on SYS_FSL_QORIQ_CHASSIS2
York Sunf4e8a752016-12-28 08:43:48 -08001287 default 2 if E6500
1288 default 1
1289
York Sun14e098d2016-12-28 08:43:28 -08001290config SYS_NUM_TLBCAMS
1291 int "Number of TLB CAM entries"
1292 default 64 if E500MC
1293 default 16
1294 help
1295 Number of TLB CAM entries for Book-E chips. 64 for E500MC,
1296 16 for other E500 SoCs.
1297
Tom Rinifc681b92022-12-02 16:42:33 -05001298config L2_CACHE
1299 bool "Enable L2 cache support"
1300
Tom Rini46f83262022-06-16 14:04:34 -04001301if HETROGENOUS_CLUSTERS
1302
1303config SYS_MAPLE
1304 def_bool y
1305
1306config SYS_CPRI
1307 def_bool y
1308
1309config PPC_CLUSTER_START
1310 int
1311 default 0
1312
1313config DSP_CLUSTER_START
1314 int
1315 default 1
1316
1317config SYS_CPRI_CLK
1318 int
1319 default 3
1320
1321config SYS_ULB_CLK
1322 int
1323 default 4
1324
1325config SYS_ETVPE_CLK
1326 int
1327 default 1
Tom Rini6fb86c12022-12-02 16:42:21 -05001328
1329config MAX_DSP_CPUS
1330 int
1331 default 12 if ARCH_B4860
1332 default 2 if ARCH_B4420
Tom Rini46f83262022-06-16 14:04:34 -04001333endif
1334
Tom Rinie4798922022-10-28 20:27:00 -04001335config SYS_L2_SIZE_256KB
1336 bool
1337
1338config SYS_L2_SIZE_512KB
1339 bool
1340
1341config SYS_L2_SIZE
1342 int
1343 default 262144 if SYS_L2_SIZE_256KB
1344 default 524288 if SYS_L2_SIZE_512KB
1345
Tom Rini1f05fe22022-03-18 08:38:32 -04001346config BACKSIDE_L2_CACHE
1347 bool
1348
Tom Rinie20e5712022-10-28 20:27:01 -04001349config SYS_L3_SIZE_256KB
1350 bool
1351
1352config SYS_L3_SIZE_512KB
1353 bool
1354
1355config SYS_L3_SIZE_1024KB
1356 bool
1357
1358config SYS_L3_SIZE
1359 int
1360 default 262144 if SYS_L3_SIZE_256KB
1361 default 524288 if SYS_L3_SIZE_512KB
1362 default 1048576 if SYS_L3_SIZE_512KB
1363
York Sun7eafac12016-12-28 08:43:50 -08001364config SYS_PPC64
1365 bool
1366
York Sun85ab6f02016-12-28 08:43:29 -08001367config SYS_PPC_E500_USE_DEBUG_TLB
1368 bool
1369
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +05301370config FSL_ELBC
1371 bool
1372
York Sun85ab6f02016-12-28 08:43:29 -08001373config SYS_PPC_E500_DEBUG_TLB
1374 int "Temporary TLB entry for external debugger"
1375 depends on SYS_PPC_E500_USE_DEBUG_TLB
1376 default 0 if ARCH_MPC8544 || ARCH_MPC8548
1377 default 1 if ARCH_MPC8536
Tom Rinie1ef7082021-05-14 21:34:25 -04001378 default 2 if ARCH_P1011 || \
York Sun85ab6f02016-12-28 08:43:29 -08001379 ARCH_P1020 || \
1380 ARCH_P1021 || \
York Sun85ab6f02016-12-28 08:43:29 -08001381 ARCH_P1024 || \
1382 ARCH_P1025 || \
1383 ARCH_P2020
1384 default 3 if ARCH_P1010 || \
1385 ARCH_BSC9132 || \
1386 ARCH_C29X
1387 help
1388 Select a temporary TLB entry to be used during boot to work
1389 around limitations in e500v1 and e500v2 external debugger
1390 support. This reduces the portions of the boot code where
1391 breakpoints and single stepping do not work. The value of this
1392 symbol should be set to the TLB1 entry to be used for this
1393 purpose. If unsure, do not change.
1394
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301395config SYS_FSL_IFC_CLK_DIV
1396 int "Divider of platform clock"
1397 depends on FSL_IFC
1398 default 2 if ARCH_B4420 || \
1399 ARCH_B4860 || \
1400 ARCH_T1024 || \
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301401 ARCH_T1040 || \
1402 ARCH_T1042 || \
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301403 ARCH_T4240
1404 default 1
1405 help
1406 Defines divider of platform clock(clock input to
1407 IFC controller).
1408
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301409config SYS_FSL_LBC_CLK_DIV
1410 int "Divider of platform clock"
1411 depends on FSL_ELBC || ARCH_MPC8540 || \
Tom Rini7707c552021-05-14 21:34:20 -04001412 ARCH_MPC8548 || \
Tom Rini31f56052021-05-14 21:34:23 -04001413 ARCH_MPC8560
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301414
1415 default 2 if ARCH_P2041 || \
1416 ARCH_P3041 || \
1417 ARCH_P4080 || \
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301418 ARCH_P5040
1419 default 1
1420
1421 help
1422 Defines divider of platform clock(clock input to
1423 eLBC controller).
1424
Tom Rinia7fa9762022-06-15 12:03:45 -04001425config ENABLE_36BIT_PHYS
1426 bool "Enable 36bit physical address space support"
1427
Tom Rini2daaf642022-06-25 11:02:43 -04001428config SYS_BOOK3E_HV
1429 bool "Category E.HV is supported"
1430 depends on BOOKE
1431
Tom Rini7374a712022-07-23 13:05:08 -04001432config FSL_CORENET
1433 bool
1434 select SYS_FSL_CPC
1435
Tom Rini8d7aa572022-07-31 21:08:29 -04001436config FSL_NGPIXIS
1437 bool
1438
Tom Rinifc2dcd92022-06-25 11:02:45 -04001439config SYS_CPC_REINIT_F
1440 bool
1441 help
1442 The CPC is configured as SRAM at the time of U-Boot entry and is
1443 required to be re-initialized.
1444
1445config SYS_FSL_CPC
Tom Rini7374a712022-07-23 13:05:08 -04001446 bool
Tom Rinifc2dcd92022-06-25 11:02:45 -04001447
Tom Rini41e1a592022-06-27 13:35:46 -04001448config SYS_CACHE_STASHING
1449 bool "Enable cache stashing"
1450
Tom Rini70850172022-07-31 21:08:28 -04001451config SYS_FSL_PCIE_COMPAT_P4080_PCIE
1452 bool
1453
1454config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
1455 bool
1456
1457config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
1458 bool
1459
1460config SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30
1461 bool
1462
1463config SYS_FSL_PCIE_COMPAT
1464 string
1465 depends on FSL_CORENET
1466 default "fsl,p4080-pcie" if SYS_FSL_PCIE_COMPAT_P4080_PCIE
1467 default "fsl,qoriq-pcie-v2.2" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v22
1468 default "fsl,qoriq-pcie-v2.4" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v24
1469 default "fsl,qoriq-pcie-v3.0" if SYS_FSL_PCIE_COMPAT_QORIQ_PCIE_v30
1470 help
1471 Defines the string to utilize when trying to match PCIe device tree
1472 nodes for the given platform.
1473
Tom Rini8d7aa572022-07-31 21:08:29 -04001474config SYS_FSL_SINGLE_SOURCE_CLK
1475 bool
1476
1477config SYS_FSL_SRIO_LIODN
1478 bool
1479
1480config SYS_FSL_TBCLK_DIV
1481 int
1482 default 32 if ARCH_P2041 || ARCH_P3041
1483 default 16 if ARCH_P4080 || ARCH_P5040 || ARCH_T4240 || ARCH_B4860 || \
1484 ARCH_B4420 || ARCH_T1040 || ARCH_T1042 || \
1485 ARCH_T1024 || ARCH_T2080
1486 default 8
1487 help
1488 Defines the core time base clock divider ratio compared to the system
1489 clock. On most PQ3 devices this is 8, on newer QorIQ devices it can
1490 be 16 or 32. The ratio varies from SoC to Soc.
1491
1492config SYS_FSL_USB1_PHY_ENABLE
1493 bool
1494
1495config SYS_FSL_USB2_PHY_ENABLE
1496 bool
1497
1498config SYS_FSL_USB_DUAL_PHY_ENABLE
1499 bool
1500
Tom Rini667dd4f2022-06-10 22:59:37 -04001501config SYS_MPC85XX_NO_RESETVEC
1502 bool "Discard resetvec section and move bootpg section up"
Tom Rinic3e45b92022-12-29 09:50:03 -05001503 depends on MPC85xx && !MPC85XX_HAVE_RESET_VECTOR
Tom Rini667dd4f2022-06-10 22:59:37 -04001504 help
1505 If this variable is specified, the section .resetvec is not kept and
1506 the section .bootpg is placed in the previous 4k of the .text section.
1507
1508config SPL_SYS_MPC85XX_NO_RESETVEC
1509 bool "Discard resetvec section and move bootpg section up, in SPL"
Tom Rinic3e45b92022-12-29 09:50:03 -05001510 depends on MPC85xx && SPL && !MPC85XX_HAVE_RESET_VECTOR
Tom Rini667dd4f2022-06-10 22:59:37 -04001511 help
1512 If this variable is specified, the section .resetvec is not kept and
1513 the section .bootpg is placed in the previous 4k of the .text section,
1514 of the SPL portion of the binary.
1515
1516config TPL_SYS_MPC85XX_NO_RESETVEC
1517 bool "Discard resetvec section and move bootpg section up, in TPL"
Tom Rinic3e45b92022-12-29 09:50:03 -05001518 depends on MPC85xx && TPL && !MPC85XX_HAVE_RESET_VECTOR
Tom Rini667dd4f2022-06-10 22:59:37 -04001519 help
1520 If this variable is specified, the section .resetvec is not kept and
1521 the section .bootpg is placed in the previous 4k of the .text section,
1522 of the SPL portion of the binary.
1523
Rajesh Bhagat6d072982021-02-15 09:46:14 +01001524config FSL_VIA
1525 bool
1526
Bin Meng2076d992021-02-25 17:22:58 +08001527source "board/emulation/qemu-ppce500/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001528source "board/freescale/mpc8548cds/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001529source "board/freescale/p1010rdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001530source "board/freescale/p1_p2_rdb_pc/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001531source "board/freescale/p2041rdb/Kconfig"
Shengzhou Liu49912402014-11-24 17:11:56 +08001532source "board/freescale/t102xrdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001533source "board/freescale/t104xrdb/Kconfig"
1534source "board/freescale/t208xqds/Kconfig"
1535source "board/freescale/t208xrdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001536source "board/freescale/t4rdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001537source "board/socrates/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001538
1539endmenu