blob: d71ca86ab0677c5b5ef7fd0a50db64d5ef61fb2d [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "mpc85xx CPU"
2 depends on MPC85xx
3
4config SYS_CPU
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "mpc85xx"
6
Simon Glass9fdc0de2017-05-17 03:25:15 -06007config CMD_ERRATA
8 bool "Enable the 'errata' command"
9 depends on MPC85xx
10 default y
11 help
12 This enables the 'errata' command which displays a list of errata
13 work-arounds which are enabled for the current board.
14
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090015choice
16 prompt "Target select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050017 optional
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090018
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090019config TARGET_SOCRATES
20 bool "Support socrates"
York Sun5ac012a2016-11-15 13:57:15 -080021 select ARCH_MPC8544
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090022
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090023config TARGET_P3041DS
24 bool "Support P3041DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +090025 select PHYS_64BIT
York Sundf70d062016-11-18 11:20:40 -080026 select ARCH_P3041
Tom Rini22d567e2017-01-22 19:43:11 -050027 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass203b3ab2017-06-14 21:28:24 -060028 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090029 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090030
31config TARGET_P4080DS
32 bool "Support P4080DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +090033 select PHYS_64BIT
York Sun84be8a92016-11-18 11:24:40 -080034 select ARCH_P4080
Tom Rini22d567e2017-01-22 19:43:11 -050035 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass203b3ab2017-06-14 21:28:24 -060036 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090037 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090038
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090039config TARGET_P5040DS
40 bool "Support P5040DS"
Masahiro Yamada653e9fe2016-07-25 19:56:03 +090041 select PHYS_64BIT
York Suna3c5b662016-11-18 11:39:36 -080042 select ARCH_P5040
Tom Rini22d567e2017-01-22 19:43:11 -050043 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass203b3ab2017-06-14 21:28:24 -060044 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090045 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090046
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090047config TARGET_MPC8548CDS
48 bool "Support MPC8548CDS"
York Sunefc49e02016-11-15 13:52:34 -080049 select ARCH_MPC8548
Rajesh Bhagat6d072982021-02-15 09:46:14 +010050 select FSL_VIA
Tom Rini3ef67ae2021-08-26 11:47:59 -040051 select SYS_CACHE_SHIFT_5
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090052
York Sun7f945ca2016-11-16 13:30:06 -080053config TARGET_P1010RDB_PA
54 bool "Support P1010RDB_PA"
55 select ARCH_P1010
Tom Rini22d567e2017-01-22 19:43:11 -050056 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sun7f945ca2016-11-16 13:30:06 -080057 select SUPPORT_SPL
58 select SUPPORT_TPL
Simon Glass4590d4e2017-05-17 03:25:10 -060059 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -060060 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090061 imply PANIC_HANG
York Sun7f945ca2016-11-16 13:30:06 -080062
63config TARGET_P1010RDB_PB
64 bool "Support P1010RDB_PB"
York Sun24f88b32016-11-16 13:08:52 -080065 select ARCH_P1010
Tom Rini22d567e2017-01-22 19:43:11 -050066 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +090067 select SUPPORT_SPL
Masahiro Yamadaf5ebc992014-10-20 17:45:57 +090068 select SUPPORT_TPL
Simon Glass4590d4e2017-05-17 03:25:10 -060069 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -060070 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090071 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090072
York Sun443108bf2016-11-17 13:52:44 -080073config TARGET_P1020RDB_PC
74 bool "Support P1020RDB-PC"
75 select SUPPORT_SPL
76 select SUPPORT_TPL
York Sunaf2dc812016-11-18 10:02:14 -080077 select ARCH_P1020
Simon Glass4590d4e2017-05-17 03:25:10 -060078 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -060079 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090080 imply PANIC_HANG
York Sun443108bf2016-11-17 13:52:44 -080081
York Sun06732382016-11-17 13:53:33 -080082config TARGET_P1020RDB_PD
83 bool "Support P1020RDB-PD"
84 select SUPPORT_SPL
85 select SUPPORT_TPL
York Sunaf2dc812016-11-18 10:02:14 -080086 select ARCH_P1020
Simon Glass4590d4e2017-05-17 03:25:10 -060087 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -060088 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090089 imply PANIC_HANG
York Sun06732382016-11-17 13:53:33 -080090
York Sun9c01ff22016-11-17 14:19:18 -080091config TARGET_P2020RDB
92 bool "Support P2020RDB-PC"
93 select SUPPORT_SPL
94 select SUPPORT_TPL
York Sun4b08dd72016-11-18 11:08:43 -080095 select ARCH_P2020
Simon Glass4590d4e2017-05-17 03:25:10 -060096 imply CMD_EEPROM
Simon Glass203b3ab2017-06-14 21:28:24 -060097 imply CMD_SATA
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +020098 imply SATA_SIL
York Sun9c01ff22016-11-17 14:19:18 -080099
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900100config TARGET_P2041RDB
101 bool "Support P2041RDB"
York Sun5786fca2016-11-18 11:15:21 -0800102 select ARCH_P2041
Tom Rini22d567e2017-01-22 19:43:11 -0500103 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900104 select PHYS_64BIT
Simon Glass203b3ab2017-06-14 21:28:24 -0600105 imply CMD_SATA
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200106 imply FSL_SATA
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900107
108config TARGET_QEMU_PPCE500
109 bool "Support qemu-ppce500"
York Sun51e91e82016-11-18 12:29:51 -0800110 select ARCH_QEMU_E500
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900111 select PHYS_64BIT
Simon Glass94886db2021-12-16 20:59:36 -0700112 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900113
York Suna5ca1422016-11-18 12:45:44 -0800114config TARGET_T1024RDB
115 bool "Support T1024RDB"
York Sun7d29dd62016-11-18 13:01:34 -0800116 select ARCH_T1024
Tom Rini22d567e2017-01-22 19:43:11 -0500117 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Shengzhou Liu49912402014-11-24 17:11:56 +0800118 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900119 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000120 select FSL_DDR_INTERACTIVE
Simon Glass4590d4e2017-05-17 03:25:10 -0600121 imply CMD_EEPROM
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900122 imply PANIC_HANG
Shengzhou Liu49912402014-11-24 17:11:56 +0800123
York Sun1d564e752016-11-18 13:19:39 -0800124config TARGET_T1042RDB
125 bool "Support T1042RDB"
York Sun2d7b2d42016-11-18 13:36:39 -0800126 select ARCH_T1042
Tom Rini22d567e2017-01-22 19:43:11 -0500127 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900128 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900129 select PHYS_64BIT
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900130
York Sund08610d2016-11-21 11:04:34 -0800131config TARGET_T1042D4RDB
132 bool "Support T1042D4RDB"
133 select ARCH_T1042
Tom Rini22d567e2017-01-22 19:43:11 -0500134 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sund08610d2016-11-21 11:04:34 -0800135 select SUPPORT_SPL
136 select PHYS_64BIT
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900137 imply PANIC_HANG
York Sund08610d2016-11-21 11:04:34 -0800138
York Sune9c8dcf2016-11-18 13:44:00 -0800139config TARGET_T1042RDB_PI
140 bool "Support T1042RDB_PI"
141 select ARCH_T1042
Tom Rini22d567e2017-01-22 19:43:11 -0500142 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sune9c8dcf2016-11-18 13:44:00 -0800143 select SUPPORT_SPL
144 select PHYS_64BIT
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900145 imply PANIC_HANG
York Sune9c8dcf2016-11-18 13:44:00 -0800146
York Sund1a6c0f2016-11-21 12:46:58 -0800147config TARGET_T2080QDS
148 bool "Support T2080QDS"
York Sune20c6852016-11-21 12:54:19 -0800149 select ARCH_T2080
Tom Rini22d567e2017-01-22 19:43:11 -0500150 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900151 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900152 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000153 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
154 select FSL_DDR_INTERACTIVE
Peng Ma34bed5d2019-12-23 09:28:12 +0000155 imply CMD_SATA
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900156
York Sun58459252016-11-21 12:57:22 -0800157config TARGET_T2080RDB
158 bool "Support T2080RDB"
York Sune20c6852016-11-21 12:54:19 -0800159 select ARCH_T2080
Tom Rini22d567e2017-01-22 19:43:11 -0500160 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900161 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900162 select PHYS_64BIT
Simon Glass203b3ab2017-06-14 21:28:24 -0600163 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900164 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900165
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900166config TARGET_T4240RDB
167 bool "Support T4240RDB"
York Sun0fad3262016-11-21 13:35:41 -0800168 select ARCH_T4240
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800169 select SUPPORT_SPL
Masahiro Yamada653e9fe2016-07-25 19:56:03 +0900170 select PHYS_64BIT
Rajesh Bhagatba2414f2019-02-01 05:22:01 +0000171 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
Simon Glass203b3ab2017-06-14 21:28:24 -0600172 imply CMD_SATA
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900173 imply PANIC_HANG
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900174
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900175config TARGET_KMP204X
176 bool "Support kmp204x"
Pascal Linder305329f2019-06-18 13:27:47 +0200177 select VENDOR_KM
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900178
Niel Fouriedb7241d2021-01-21 13:19:20 +0100179config TARGET_KMCENT2
180 bool "Support kmcent2"
181 select VENDOR_KM
182
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900183endchoice
184
York Sunfda566d2016-11-18 11:56:57 -0800185config ARCH_B4420
186 bool
York Sunaf5495a2016-12-28 08:43:27 -0800187 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800188 select E6500
York Sune7a6eaf2016-12-02 10:44:34 -0800189 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800190 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800191 select SYS_FSL_ERRATUM_A004477
192 select SYS_FSL_ERRATUM_A005871
193 select SYS_FSL_ERRATUM_A006379
194 select SYS_FSL_ERRATUM_A006384
195 select SYS_FSL_ERRATUM_A006475
196 select SYS_FSL_ERRATUM_A006593
197 select SYS_FSL_ERRATUM_A007075
198 select SYS_FSL_ERRATUM_A007186
199 select SYS_FSL_ERRATUM_A007212
200 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800201 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800202 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800203 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800204 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800205 select SYS_FSL_SEC_COMPAT_4
York Sun7eafac12016-12-28 08:43:50 -0800206 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530207 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600208 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400209 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600210 imply CMD_REGINFO
York Sunfda566d2016-11-18 11:56:57 -0800211
York Sun68eaa9a2016-11-18 11:44:43 -0800212config ARCH_B4860
213 bool
York Sunaf5495a2016-12-28 08:43:27 -0800214 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800215 select E6500
York Sune7a6eaf2016-12-02 10:44:34 -0800216 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800217 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800218 select SYS_FSL_ERRATUM_A004477
219 select SYS_FSL_ERRATUM_A005871
220 select SYS_FSL_ERRATUM_A006379
221 select SYS_FSL_ERRATUM_A006384
222 select SYS_FSL_ERRATUM_A006475
223 select SYS_FSL_ERRATUM_A006593
224 select SYS_FSL_ERRATUM_A007075
225 select SYS_FSL_ERRATUM_A007186
226 select SYS_FSL_ERRATUM_A007212
Darwin Dingela56d6c02016-10-25 09:48:01 +1300227 select SYS_FSL_ERRATUM_A007907
York Sunbe735532016-12-28 08:43:43 -0800228 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800229 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800230 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800231 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800232 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800233 select SYS_FSL_SEC_COMPAT_4
York Sun7eafac12016-12-28 08:43:50 -0800234 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530235 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600236 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400237 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600238 imply CMD_REGINFO
York Sun68eaa9a2016-11-18 11:44:43 -0800239
York Suna80bdf72016-11-15 14:09:50 -0800240config ARCH_BSC9131
241 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800242 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800243 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800244 select SYS_FSL_ERRATUM_A004477
245 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800246 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800247 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800248 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800249 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800250 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530251 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600252 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400253 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600254 imply CMD_REGINFO
York Suna80bdf72016-11-15 14:09:50 -0800255
256config ARCH_BSC9132
257 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800258 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800259 select SYS_FSL_DDR_VER_46
York Sunbe735532016-12-28 08:43:43 -0800260 select SYS_FSL_ERRATUM_A004477
261 select SYS_FSL_ERRATUM_A005125
262 select SYS_FSL_ERRATUM_A005434
York Sun097e3602016-12-28 08:43:42 -0800263 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800264 select SYS_FSL_ERRATUM_I2C_A004447
265 select SYS_FSL_ERRATUM_IFC_A002769
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800266 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800267 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800268 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800269 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800270 select SYS_FSL_SEC_COMPAT_4
York Sun85ab6f02016-12-28 08:43:29 -0800271 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530272 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600273 imply CMD_EEPROM
Tom Rinic20bb732017-07-22 18:36:16 -0400274 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400275 imply CMD_NAND
Simon Glassc88a09a2017-08-04 16:34:34 -0600276 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600277 imply CMD_REGINFO
York Suna80bdf72016-11-15 14:09:50 -0800278
York Sun4119aee2016-11-15 18:44:22 -0800279config ARCH_C29X
280 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800281 select FSL_LAW
York Sun4e577972016-12-28 08:43:46 -0800282 select SYS_FSL_DDR_VER_46
York Sunbe735532016-12-28 08:43:43 -0800283 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800284 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800285 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800286 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800287 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800288 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800289 select SYS_FSL_SEC_COMPAT_6
York Sun85ab6f02016-12-28 08:43:29 -0800290 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530291 select FSL_IFC
Tom Rini00448d22017-07-28 21:31:42 -0400292 imply CMD_NAND
Simon Glassc88a09a2017-08-04 16:34:34 -0600293 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600294 imply CMD_REGINFO
York Sun4119aee2016-11-15 18:44:22 -0800295
York Sun5557d6b2016-11-16 11:06:47 -0800296config ARCH_MPC8536
297 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800298 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800299 select SYS_FSL_ERRATUM_A004508
300 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800301 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800302 select SYS_FSL_HAS_DDR2
303 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800304 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800305 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800306 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800307 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530308 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400309 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600310 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600311 imply CMD_REGINFO
York Sun5557d6b2016-11-16 11:06:47 -0800312
York Sun5ddce892016-11-16 11:13:06 -0800313config ARCH_MPC8540
314 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800315 select FSL_LAW
York Sund297d392016-12-28 08:43:40 -0800316 select SYS_FSL_HAS_DDR1
York Sun5ddce892016-11-16 11:13:06 -0800317
York Sun5ac012a2016-11-15 13:57:15 -0800318config ARCH_MPC8544
319 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800320 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400321 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800322 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800323 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800324 select SYS_FSL_HAS_DDR2
York Sun92c36e22016-12-28 08:43:30 -0800325 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800326 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800327 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800328 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530329 select FSL_ELBC
York Sun5ac012a2016-11-15 13:57:15 -0800330
York Sunefc49e02016-11-15 13:52:34 -0800331config ARCH_MPC8548
332 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800333 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800334 select SYS_FSL_ERRATUM_A005125
335 select SYS_FSL_ERRATUM_NMG_DDR120
336 select SYS_FSL_ERRATUM_NMG_LBC103
337 select SYS_FSL_ERRATUM_NMG_ETSEC129
338 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800339 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800340 select SYS_FSL_HAS_DDR2
341 select SYS_FSL_HAS_DDR1
York Sun92c36e22016-12-28 08:43:30 -0800342 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800343 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800344 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800345 select SYS_PPC_E500_USE_DEBUG_TLB
Christophe Leroye538bbc2017-08-04 16:34:40 -0600346 imply CMD_REGINFO
York Sunefc49e02016-11-15 13:52:34 -0800347
York Sunb4046f42016-11-16 11:26:45 -0800348config ARCH_MPC8560
349 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800350 select FSL_LAW
York Sund297d392016-12-28 08:43:40 -0800351 select SYS_FSL_HAS_DDR1
York Sunb4046f42016-11-16 11:26:45 -0800352
York Sun24f88b32016-11-16 13:08:52 -0800353config ARCH_P1010
354 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800355 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400356 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800357 select SYS_FSL_ERRATUM_A004477
358 select SYS_FSL_ERRATUM_A004508
359 select SYS_FSL_ERRATUM_A005125
Chris Packham434f0582018-10-04 20:03:53 +1300360 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800361 select SYS_FSL_ERRATUM_A006261
362 select SYS_FSL_ERRATUM_A007075
York Sun097e3602016-12-28 08:43:42 -0800363 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800364 select SYS_FSL_ERRATUM_I2C_A004447
365 select SYS_FSL_ERRATUM_IFC_A002769
366 select SYS_FSL_ERRATUM_P1010_A003549
367 select SYS_FSL_ERRATUM_SEC_A003571
368 select SYS_FSL_ERRATUM_IFC_A003399
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800369 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800370 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800371 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800372 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800373 select SYS_FSL_SEC_COMPAT_4
York Sun85ab6f02016-12-28 08:43:29 -0800374 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530375 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600376 imply CMD_EEPROM
Tom Rinic20bb732017-07-22 18:36:16 -0400377 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400378 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600379 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600380 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600381 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200382 imply FSL_SATA
York Sun24f88b32016-11-16 13:08:52 -0800383
York Sun3680e592016-11-16 15:54:15 -0800384config ARCH_P1011
385 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800386 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800387 select SYS_FSL_ERRATUM_A004508
388 select SYS_FSL_ERRATUM_A005125
389 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800390 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800391 select FSL_PCIE_DISABLE_ASPM
York Sund297d392016-12-28 08:43:40 -0800392 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800393 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800394 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800395 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800396 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530397 select FSL_ELBC
York Sun3680e592016-11-16 15:54:15 -0800398
York Sunaf2dc812016-11-18 10:02:14 -0800399config ARCH_P1020
400 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800401 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400402 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800403 select SYS_FSL_ERRATUM_A004508
404 select SYS_FSL_ERRATUM_A005125
405 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800406 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800407 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800408 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800409 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800410 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800411 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800412 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800413 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530414 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400415 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600416 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600417 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600418 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200419 imply SATA_SIL
York Sunaf2dc812016-11-18 10:02:14 -0800420
York Sun2f924be2016-11-18 10:59:02 -0800421config ARCH_P1021
422 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800423 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800424 select SYS_FSL_ERRATUM_A004508
425 select SYS_FSL_ERRATUM_A005125
426 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800427 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800428 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800429 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800430 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800431 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800432 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800433 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800434 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530435 select FSL_ELBC
Christophe Leroye538bbc2017-08-04 16:34:40 -0600436 imply CMD_REGINFO
Tom Rini00448d22017-07-28 21:31:42 -0400437 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600438 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600439 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200440 imply SATA_SIL
York Sun2f924be2016-11-18 10:59:02 -0800441
York Sunfeeaae22016-11-16 15:45:31 -0800442config ARCH_P1023
443 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800444 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800445 select SYS_FSL_ERRATUM_A004508
446 select SYS_FSL_ERRATUM_A005125
447 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800448 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800449 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800450 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800451 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800452 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530453 select FSL_ELBC
York Sunfeeaae22016-11-16 15:45:31 -0800454
York Sun76780b22016-11-18 11:00:57 -0800455config ARCH_P1024
456 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800457 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800458 select SYS_FSL_ERRATUM_A004508
459 select SYS_FSL_ERRATUM_A005125
460 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800461 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800462 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800463 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800464 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800465 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800466 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800467 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800468 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530469 select FSL_ELBC
Simon Glass4590d4e2017-05-17 03:25:10 -0600470 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400471 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600472 imply CMD_SATA
Simon Glassc88a09a2017-08-04 16:34:34 -0600473 imply CMD_PCI
Christophe Leroye538bbc2017-08-04 16:34:40 -0600474 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200475 imply SATA_SIL
York Sun76780b22016-11-18 11:00:57 -0800476
York Sun0f577972016-11-18 11:05:38 -0800477config ARCH_P1025
478 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800479 select FSL_LAW
York Sunbe735532016-12-28 08:43:43 -0800480 select SYS_FSL_ERRATUM_A004508
481 select SYS_FSL_ERRATUM_A005125
482 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800483 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +0800484 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800485 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800486 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800487 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800488 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800489 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800490 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530491 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600492 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600493 imply CMD_REGINFO
York Sun0f577972016-11-18 11:05:38 -0800494
York Sun4b08dd72016-11-18 11:08:43 -0800495config ARCH_P2020
496 bool
York Sune7a6eaf2016-12-02 10:44:34 -0800497 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400498 select SYS_CACHE_SHIFT_5
York Sunbe735532016-12-28 08:43:43 -0800499 select SYS_FSL_ERRATUM_A004477
500 select SYS_FSL_ERRATUM_A004508
501 select SYS_FSL_ERRATUM_A005125
York Sun097e3602016-12-28 08:43:42 -0800502 select SYS_FSL_ERRATUM_ESDHC111
503 select SYS_FSL_ERRATUM_ESDHC_A001
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800504 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800505 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800506 select SYS_FSL_HAS_SEC
York Sunfa4199422016-12-28 08:43:31 -0800507 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800508 select SYS_FSL_SEC_COMPAT_2
York Sun85ab6f02016-12-28 08:43:29 -0800509 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530510 select FSL_ELBC
Simon Glass4590d4e2017-05-17 03:25:10 -0600511 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400512 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600513 imply CMD_REGINFO
York Sun4b08dd72016-11-18 11:08:43 -0800514
York Sun5786fca2016-11-18 11:15:21 -0800515config ARCH_P2041
516 bool
York Sunaf5495a2016-12-28 08:43:27 -0800517 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800518 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400519 select SYS_CACHE_SHIFT_6
York Sunbe735532016-12-28 08:43:43 -0800520 select SYS_FSL_ERRATUM_A004510
521 select SYS_FSL_ERRATUM_A004849
Chris Packham434f0582018-10-04 20:03:53 +1300522 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800523 select SYS_FSL_ERRATUM_A006261
524 select SYS_FSL_ERRATUM_CPU_A003999
525 select SYS_FSL_ERRATUM_DDR_A003
526 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800527 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800528 select SYS_FSL_ERRATUM_I2C_A004447
529 select SYS_FSL_ERRATUM_NMG_CPU_A011
530 select SYS_FSL_ERRATUM_SRIO_A004034
531 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800532 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800533 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800534 select SYS_FSL_QORIQ_CHASSIS1
York Sunfa4199422016-12-28 08:43:31 -0800535 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800536 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530537 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400538 imply CMD_NAND
York Sun5786fca2016-11-18 11:15:21 -0800539
York Sundf70d062016-11-18 11:20:40 -0800540config ARCH_P3041
541 bool
York Sunaf5495a2016-12-28 08:43:27 -0800542 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800543 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400544 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800545 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800546 select SYS_FSL_ERRATUM_A004510
547 select SYS_FSL_ERRATUM_A004849
Chris Packham434f0582018-10-04 20:03:53 +1300548 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800549 select SYS_FSL_ERRATUM_A005812
550 select SYS_FSL_ERRATUM_A006261
551 select SYS_FSL_ERRATUM_CPU_A003999
552 select SYS_FSL_ERRATUM_DDR_A003
553 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800554 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800555 select SYS_FSL_ERRATUM_I2C_A004447
556 select SYS_FSL_ERRATUM_NMG_CPU_A011
557 select SYS_FSL_ERRATUM_SRIO_A004034
558 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800559 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800560 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800561 select SYS_FSL_QORIQ_CHASSIS1
York Sunfa4199422016-12-28 08:43:31 -0800562 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800563 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530564 select FSL_ELBC
Tom Rini00448d22017-07-28 21:31:42 -0400565 imply CMD_NAND
Simon Glass203b3ab2017-06-14 21:28:24 -0600566 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600567 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200568 imply FSL_SATA
York Sundf70d062016-11-18 11:20:40 -0800569
York Sun84be8a92016-11-18 11:24:40 -0800570config ARCH_P4080
571 bool
York Sunaf5495a2016-12-28 08:43:27 -0800572 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800573 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400574 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800575 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800576 select SYS_FSL_ERRATUM_A004510
577 select SYS_FSL_ERRATUM_A004580
578 select SYS_FSL_ERRATUM_A004849
579 select SYS_FSL_ERRATUM_A005812
580 select SYS_FSL_ERRATUM_A007075
581 select SYS_FSL_ERRATUM_CPC_A002
582 select SYS_FSL_ERRATUM_CPC_A003
583 select SYS_FSL_ERRATUM_CPU_A003999
584 select SYS_FSL_ERRATUM_DDR_A003
585 select SYS_FSL_ERRATUM_DDR_A003474
586 select SYS_FSL_ERRATUM_ELBC_A001
York Sun097e3602016-12-28 08:43:42 -0800587 select SYS_FSL_ERRATUM_ESDHC111
588 select SYS_FSL_ERRATUM_ESDHC13
589 select SYS_FSL_ERRATUM_ESDHC135
York Sunbe735532016-12-28 08:43:43 -0800590 select SYS_FSL_ERRATUM_I2C_A004447
591 select SYS_FSL_ERRATUM_NMG_CPU_A011
592 select SYS_FSL_ERRATUM_SRIO_A004034
593 select SYS_P4080_ERRATUM_CPU22
594 select SYS_P4080_ERRATUM_PCIE_A003
595 select SYS_P4080_ERRATUM_SERDES8
596 select SYS_P4080_ERRATUM_SERDES9
597 select SYS_P4080_ERRATUM_SERDES_A001
598 select SYS_P4080_ERRATUM_SERDES_A005
York Sund297d392016-12-28 08:43:40 -0800599 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800600 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800601 select SYS_FSL_QORIQ_CHASSIS1
York Sunfa4199422016-12-28 08:43:31 -0800602 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800603 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530604 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600605 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600606 imply CMD_REGINFO
Tuomas Tynkkynen104a5372017-12-08 15:36:14 +0200607 imply SATA_SIL
York Sun84be8a92016-11-18 11:24:40 -0800608
York Suna3c5b662016-11-18 11:39:36 -0800609config ARCH_P5040
610 bool
York Sunaf5495a2016-12-28 08:43:27 -0800611 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800612 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400613 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800614 select SYS_FSL_DDR_VER_44
York Sunbe735532016-12-28 08:43:43 -0800615 select SYS_FSL_ERRATUM_A004510
616 select SYS_FSL_ERRATUM_A004699
Chris Packham434f0582018-10-04 20:03:53 +1300617 select SYS_FSL_ERRATUM_A005275
York Sunbe735532016-12-28 08:43:43 -0800618 select SYS_FSL_ERRATUM_A005812
619 select SYS_FSL_ERRATUM_A006261
620 select SYS_FSL_ERRATUM_DDR_A003
621 select SYS_FSL_ERRATUM_DDR_A003474
York Sun097e3602016-12-28 08:43:42 -0800622 select SYS_FSL_ERRATUM_ESDHC111
York Sunbe735532016-12-28 08:43:43 -0800623 select SYS_FSL_ERRATUM_USB14
York Sund297d392016-12-28 08:43:40 -0800624 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800625 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800626 select SYS_FSL_QORIQ_CHASSIS1
York Sunfa4199422016-12-28 08:43:31 -0800627 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800628 select SYS_FSL_SEC_COMPAT_4
York Sun7eafac12016-12-28 08:43:50 -0800629 select SYS_PPC64
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +0530630 select FSL_ELBC
Simon Glass203b3ab2017-06-14 21:28:24 -0600631 imply CMD_SATA
Christophe Leroye538bbc2017-08-04 16:34:40 -0600632 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200633 imply FSL_SATA
York Suna3c5b662016-11-18 11:39:36 -0800634
York Sun51e91e82016-11-18 12:29:51 -0800635config ARCH_QEMU_E500
636 bool
Tom Rini3ef67ae2021-08-26 11:47:59 -0400637 select SYS_CACHE_SHIFT_5
York Sun51e91e82016-11-18 12:29:51 -0800638
York Sun7d29dd62016-11-18 13:01:34 -0800639config ARCH_T1024
640 bool
York Sunaf5495a2016-12-28 08:43:27 -0800641 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800642 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400643 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800644 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800645 select SYS_FSL_ERRATUM_A008378
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530646 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800647 select SYS_FSL_ERRATUM_A009663
648 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800649 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800650 select SYS_FSL_HAS_DDR3
651 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800652 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800653 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800654 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800655 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530656 select FSL_IFC
Simon Glass4590d4e2017-05-17 03:25:10 -0600657 imply CMD_EEPROM
Tom Rini00448d22017-07-28 21:31:42 -0400658 imply CMD_NAND
Tom Rinic20bb732017-07-22 18:36:16 -0400659 imply CMD_MTDPARTS
Christophe Leroye538bbc2017-08-04 16:34:40 -0600660 imply CMD_REGINFO
York Sun7d29dd62016-11-18 13:01:34 -0800661
York Suna5b5d882016-11-18 13:11:12 -0800662config ARCH_T1040
663 bool
York Sunaf5495a2016-12-28 08:43:27 -0800664 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800665 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400666 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800667 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800668 select SYS_FSL_ERRATUM_A008044
669 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund477602c2019-11-20 17:07:34 +0100670 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800671 select SYS_FSL_ERRATUM_A009663
672 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800673 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800674 select SYS_FSL_HAS_DDR3
675 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800676 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800677 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800678 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800679 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530680 select FSL_IFC
Tom Rinic20bb732017-07-22 18:36:16 -0400681 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400682 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600683 imply CMD_REGINFO
York Suna5b5d882016-11-18 13:11:12 -0800684
York Sun2d7b2d42016-11-18 13:36:39 -0800685config ARCH_T1042
686 bool
York Sunaf5495a2016-12-28 08:43:27 -0800687 select E500MC
York Sune7a6eaf2016-12-02 10:44:34 -0800688 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400689 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800690 select SYS_FSL_DDR_VER_50
York Sunbe735532016-12-28 08:43:43 -0800691 select SYS_FSL_ERRATUM_A008044
692 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund477602c2019-11-20 17:07:34 +0100693 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800694 select SYS_FSL_ERRATUM_A009663
695 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800696 select SYS_FSL_ERRATUM_ESDHC111
York Sund297d392016-12-28 08:43:40 -0800697 select SYS_FSL_HAS_DDR3
698 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800699 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800700 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800701 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800702 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530703 select FSL_IFC
Tom Rinic20bb732017-07-22 18:36:16 -0400704 imply CMD_MTDPARTS
Tom Rini00448d22017-07-28 21:31:42 -0400705 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600706 imply CMD_REGINFO
York Sun2d7b2d42016-11-18 13:36:39 -0800707
York Sune20c6852016-11-21 12:54:19 -0800708config ARCH_T2080
709 bool
York Sunaf5495a2016-12-28 08:43:27 -0800710 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800711 select E6500
York Sune7a6eaf2016-12-02 10:44:34 -0800712 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400713 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800714 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800715 select SYS_FSL_ERRATUM_A006379
716 select SYS_FSL_ERRATUM_A006593
717 select SYS_FSL_ERRATUM_A007186
718 select SYS_FSL_ERRATUM_A007212
Tony O'Brien8acb1272016-12-02 09:22:34 +1300719 select SYS_FSL_ERRATUM_A007815
Darwin Dingela56d6c02016-10-25 09:48:01 +1300720 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530721 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800722 select SYS_FSL_ERRATUM_A009942
York Sun097e3602016-12-28 08:43:42 -0800723 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang01500f52019-05-23 11:52:44 +0800724 select FSL_PCIE_RESET
York Sund297d392016-12-28 08:43:40 -0800725 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800726 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800727 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800728 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800729 select SYS_FSL_SEC_COMPAT_4
York Sun7eafac12016-12-28 08:43:50 -0800730 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530731 select FSL_IFC
Peng Ma34bed5d2019-12-23 09:28:12 +0000732 imply CMD_SATA
Tom Rini00448d22017-07-28 21:31:42 -0400733 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600734 imply CMD_REGINFO
Peng Ma34bed5d2019-12-23 09:28:12 +0000735 imply FSL_SATA
Tom Rini4abdf142021-08-17 17:59:41 -0400736 imply ID_EEPROM
York Sune20c6852016-11-21 12:54:19 -0800737
York Sun0fad3262016-11-21 13:35:41 -0800738config ARCH_T4240
739 bool
York Sunaf5495a2016-12-28 08:43:27 -0800740 select E500MC
York Sunf4e8a752016-12-28 08:43:48 -0800741 select E6500
York Sune7a6eaf2016-12-02 10:44:34 -0800742 select FSL_LAW
Tom Rini3ef67ae2021-08-26 11:47:59 -0400743 select SYS_CACHE_SHIFT_6
York Sun4e577972016-12-28 08:43:46 -0800744 select SYS_FSL_DDR_VER_47
York Sunbe735532016-12-28 08:43:43 -0800745 select SYS_FSL_ERRATUM_A004468
746 select SYS_FSL_ERRATUM_A005871
747 select SYS_FSL_ERRATUM_A006261
748 select SYS_FSL_ERRATUM_A006379
749 select SYS_FSL_ERRATUM_A006593
750 select SYS_FSL_ERRATUM_A007186
751 select SYS_FSL_ERRATUM_A007798
Tony O'Brien8acb1272016-12-02 09:22:34 +1300752 select SYS_FSL_ERRATUM_A007815
Darwin Dingela56d6c02016-10-25 09:48:01 +1300753 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singhe230a922020-06-02 12:44:02 +0530754 select SYS_FSL_ERRATUM_A008109
York Sunbe735532016-12-28 08:43:43 -0800755 select SYS_FSL_ERRATUM_A009942
York Sund297d392016-12-28 08:43:40 -0800756 select SYS_FSL_HAS_DDR3
York Sun92c36e22016-12-28 08:43:30 -0800757 select SYS_FSL_HAS_SEC
York Sun0d3b8592016-12-28 08:43:49 -0800758 select SYS_FSL_QORIQ_CHASSIS2
York Sunfa4199422016-12-28 08:43:31 -0800759 select SYS_FSL_SEC_BE
York Sun92c36e22016-12-28 08:43:30 -0800760 select SYS_FSL_SEC_COMPAT_4
York Sun7eafac12016-12-28 08:43:50 -0800761 select SYS_PPC64
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +0530762 select FSL_IFC
Simon Glass203b3ab2017-06-14 21:28:24 -0600763 imply CMD_SATA
Tom Rini00448d22017-07-28 21:31:42 -0400764 imply CMD_NAND
Christophe Leroye538bbc2017-08-04 16:34:40 -0600765 imply CMD_REGINFO
Tuomas Tynkkynen8df5dd32017-12-08 15:36:17 +0200766 imply FSL_SATA
York Sune7a6eaf2016-12-02 10:44:34 -0800767
Jagdish Gediya7f2ad252018-09-03 21:35:10 +0530768config MPC85XX_HAVE_RESET_VECTOR
769 bool "Indicate reset vector at CONFIG_RESET_VECTOR_ADDRESS - 0xffc"
770 depends on MPC85xx
771
York Sunaf5495a2016-12-28 08:43:27 -0800772config BOOKE
773 bool
774 default y
775
776config E500
777 bool
778 default y
779 help
780 Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
781
782config E500MC
783 bool
Simon Glassc88a09a2017-08-04 16:34:34 -0600784 imply CMD_PCI
York Sunaf5495a2016-12-28 08:43:27 -0800785 help
786 Enble PowerPC E500MC core
787
York Sunf4e8a752016-12-28 08:43:48 -0800788config E6500
789 bool
790 help
791 Enable PowerPC E6500 core
792
York Sune7a6eaf2016-12-02 10:44:34 -0800793config FSL_LAW
794 bool
795 help
796 Use Freescale common code for Local Access Window
York Sun0fad3262016-11-21 13:35:41 -0800797
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000798config NXP_ESBC
799 bool "NXP_ESBC"
York Sunafa0fd32016-12-02 09:33:14 -0800800 help
801 Enable Freescale Secure Boot feature. Normally selected
802 by defconfig. If unsure, do not change.
803
York Suncbf7bf32016-11-23 12:30:40 -0800804config MAX_CPUS
805 int "Maximum number of CPUs permitted for MPC85xx"
806 default 12 if ARCH_T4240
Tom Rinia7ffa3d2021-05-23 10:58:05 -0400807 default 8 if ARCH_P4080
York Suncbf7bf32016-11-23 12:30:40 -0800808 default 4 if ARCH_B4860 || \
809 ARCH_P2041 || \
810 ARCH_P3041 || \
811 ARCH_P5040 || \
812 ARCH_T1040 || \
813 ARCH_T1042 || \
Tom Rini3ec582b2021-02-20 20:06:21 -0500814 ARCH_T2080
York Suncbf7bf32016-11-23 12:30:40 -0800815 default 2 if ARCH_B4420 || \
816 ARCH_BSC9132 || \
York Suncbf7bf32016-11-23 12:30:40 -0800817 ARCH_P1020 || \
818 ARCH_P1021 || \
York Suncbf7bf32016-11-23 12:30:40 -0800819 ARCH_P1023 || \
820 ARCH_P1024 || \
821 ARCH_P1025 || \
822 ARCH_P2020 || \
York Suncbf7bf32016-11-23 12:30:40 -0800823 ARCH_T1024
824 default 1
825 help
826 Set this number to the maximum number of possible CPUs in the SoC.
827 SoCs may have multiple clusters with each cluster may have multiple
828 ports. If some ports are reserved but higher ports are used for
829 cores, count the reserved ports. This will allocate enough memory
830 in spin table to properly handle all cores.
831
York Sun7ea6f352016-12-01 13:26:06 -0800832config SYS_CCSRBAR_DEFAULT
833 hex "Default CCSRBAR address"
834 default 0xff700000 if ARCH_BSC9131 || \
835 ARCH_BSC9132 || \
836 ARCH_C29X || \
837 ARCH_MPC8536 || \
838 ARCH_MPC8540 || \
York Sun7ea6f352016-12-01 13:26:06 -0800839 ARCH_MPC8544 || \
840 ARCH_MPC8548 || \
York Sun7ea6f352016-12-01 13:26:06 -0800841 ARCH_MPC8560 || \
York Sun7ea6f352016-12-01 13:26:06 -0800842 ARCH_P1010 || \
843 ARCH_P1011 || \
844 ARCH_P1020 || \
845 ARCH_P1021 || \
York Sun7ea6f352016-12-01 13:26:06 -0800846 ARCH_P1024 || \
847 ARCH_P1025 || \
848 ARCH_P2020
849 default 0xff600000 if ARCH_P1023
850 default 0xfe000000 if ARCH_B4420 || \
851 ARCH_B4860 || \
852 ARCH_P2041 || \
853 ARCH_P3041 || \
854 ARCH_P4080 || \
York Sun7ea6f352016-12-01 13:26:06 -0800855 ARCH_P5040 || \
York Sun7ea6f352016-12-01 13:26:06 -0800856 ARCH_T1024 || \
857 ARCH_T1040 || \
858 ARCH_T1042 || \
859 ARCH_T2080 || \
York Sun7ea6f352016-12-01 13:26:06 -0800860 ARCH_T4240
861 default 0xe0000000 if ARCH_QEMU_E500
862 help
863 Default value of CCSRBAR comes from power-on-reset. It
864 is fixed on each SoC. Some SoCs can have different value
865 if changed by pre-boot regime. The value here must match
866 the current value in SoC. If not sure, do not change.
867
York Sunbe735532016-12-28 08:43:43 -0800868config SYS_FSL_ERRATUM_A004468
869 bool
870
871config SYS_FSL_ERRATUM_A004477
872 bool
873
874config SYS_FSL_ERRATUM_A004508
875 bool
876
877config SYS_FSL_ERRATUM_A004580
878 bool
879
880config SYS_FSL_ERRATUM_A004699
881 bool
882
883config SYS_FSL_ERRATUM_A004849
884 bool
885
886config SYS_FSL_ERRATUM_A004510
887 bool
888
889config SYS_FSL_ERRATUM_A004510_SVR_REV
890 hex
891 depends on SYS_FSL_ERRATUM_A004510
892 default 0x20 if ARCH_P4080
893 default 0x10
894
895config SYS_FSL_ERRATUM_A004510_SVR_REV2
896 hex
897 depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
898 default 0x11
899
900config SYS_FSL_ERRATUM_A005125
901 bool
902
903config SYS_FSL_ERRATUM_A005434
904 bool
905
906config SYS_FSL_ERRATUM_A005812
907 bool
908
909config SYS_FSL_ERRATUM_A005871
910 bool
911
Chris Packham434f0582018-10-04 20:03:53 +1300912config SYS_FSL_ERRATUM_A005275
913 bool
914
York Sunbe735532016-12-28 08:43:43 -0800915config SYS_FSL_ERRATUM_A006261
916 bool
917
918config SYS_FSL_ERRATUM_A006379
919 bool
920
921config SYS_FSL_ERRATUM_A006384
922 bool
923
924config SYS_FSL_ERRATUM_A006475
925 bool
926
927config SYS_FSL_ERRATUM_A006593
928 bool
929
930config SYS_FSL_ERRATUM_A007075
931 bool
932
933config SYS_FSL_ERRATUM_A007186
934 bool
935
936config SYS_FSL_ERRATUM_A007212
937 bool
938
Tony O'Brien8acb1272016-12-02 09:22:34 +1300939config SYS_FSL_ERRATUM_A007815
940 bool
941
York Sunbe735532016-12-28 08:43:43 -0800942config SYS_FSL_ERRATUM_A007798
943 bool
944
Darwin Dingela56d6c02016-10-25 09:48:01 +1300945config SYS_FSL_ERRATUM_A007907
946 bool
947
York Sunbe735532016-12-28 08:43:43 -0800948config SYS_FSL_ERRATUM_A008044
949 bool
950
951config SYS_FSL_ERRATUM_CPC_A002
952 bool
953
954config SYS_FSL_ERRATUM_CPC_A003
955 bool
956
957config SYS_FSL_ERRATUM_CPU_A003999
958 bool
959
960config SYS_FSL_ERRATUM_ELBC_A001
961 bool
962
963config SYS_FSL_ERRATUM_I2C_A004447
964 bool
965
966config SYS_FSL_A004447_SVR_REV
967 hex
968 depends on SYS_FSL_ERRATUM_I2C_A004447
969 default 0x00 if ARCH_MPC8548
970 default 0x10 if ARCH_P1010
971 default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
Tom Rini30900822021-02-20 20:06:30 -0500972 default 0x20 if ARCH_P3041 || ARCH_P4080
York Sunbe735532016-12-28 08:43:43 -0800973
974config SYS_FSL_ERRATUM_IFC_A002769
975 bool
976
977config SYS_FSL_ERRATUM_IFC_A003399
978 bool
979
980config SYS_FSL_ERRATUM_NMG_CPU_A011
981 bool
982
983config SYS_FSL_ERRATUM_NMG_ETSEC129
984 bool
985
986config SYS_FSL_ERRATUM_NMG_LBC103
987 bool
988
989config SYS_FSL_ERRATUM_P1010_A003549
990 bool
991
992config SYS_FSL_ERRATUM_SATA_A001
993 bool
994
995config SYS_FSL_ERRATUM_SEC_A003571
996 bool
997
998config SYS_FSL_ERRATUM_SRIO_A004034
999 bool
1000
1001config SYS_FSL_ERRATUM_USB14
1002 bool
1003
1004config SYS_P4080_ERRATUM_CPU22
1005 bool
1006
1007config SYS_P4080_ERRATUM_PCIE_A003
1008 bool
1009
1010config SYS_P4080_ERRATUM_SERDES8
1011 bool
1012
1013config SYS_P4080_ERRATUM_SERDES9
1014 bool
1015
1016config SYS_P4080_ERRATUM_SERDES_A001
1017 bool
1018
1019config SYS_P4080_ERRATUM_SERDES_A005
1020 bool
1021
Hou Zhiqiangdeb47f52019-05-22 22:46:03 +08001022config FSL_PCIE_DISABLE_ASPM
1023 bool
1024
Hou Zhiqiang01500f52019-05-23 11:52:44 +08001025config FSL_PCIE_RESET
1026 bool
1027
York Sun0d3b8592016-12-28 08:43:49 -08001028config SYS_FSL_QORIQ_CHASSIS1
1029 bool
1030
1031config SYS_FSL_QORIQ_CHASSIS2
1032 bool
1033
York Sun091e5e52016-12-01 14:05:02 -08001034config SYS_FSL_NUM_LAWS
1035 int "Number of local access windows"
1036 depends on FSL_LAW
1037 default 32 if ARCH_B4420 || \
1038 ARCH_B4860 || \
1039 ARCH_P2041 || \
1040 ARCH_P3041 || \
1041 ARCH_P4080 || \
York Sun091e5e52016-12-01 14:05:02 -08001042 ARCH_P5040 || \
1043 ARCH_T2080 || \
York Sun091e5e52016-12-01 14:05:02 -08001044 ARCH_T4240
Tom Rinib4e60262021-05-14 21:34:22 -04001045 default 16 if ARCH_T1024 || \
York Sun091e5e52016-12-01 14:05:02 -08001046 ARCH_T1040 || \
1047 ARCH_T1042
1048 default 12 if ARCH_BSC9131 || \
1049 ARCH_BSC9132 || \
1050 ARCH_C29X || \
1051 ARCH_MPC8536 || \
York Sun091e5e52016-12-01 14:05:02 -08001052 ARCH_P1010 || \
1053 ARCH_P1011 || \
1054 ARCH_P1020 || \
1055 ARCH_P1021 || \
York Sun091e5e52016-12-01 14:05:02 -08001056 ARCH_P1023 || \
1057 ARCH_P1024 || \
1058 ARCH_P1025 || \
1059 ARCH_P2020
1060 default 10 if ARCH_MPC8544 || \
Tom Rini31f56052021-05-14 21:34:23 -04001061 ARCH_MPC8548
York Sun091e5e52016-12-01 14:05:02 -08001062 default 8 if ARCH_MPC8540 || \
York Sun091e5e52016-12-01 14:05:02 -08001063 ARCH_MPC8560
1064 help
1065 Number of local access windows. This is fixed per SoC.
1066 If not sure, do not change.
1067
York Sunf4e8a752016-12-28 08:43:48 -08001068config SYS_FSL_THREADS_PER_CORE
1069 int
1070 default 2 if E6500
1071 default 1
1072
York Sun14e098d2016-12-28 08:43:28 -08001073config SYS_NUM_TLBCAMS
1074 int "Number of TLB CAM entries"
1075 default 64 if E500MC
1076 default 16
1077 help
1078 Number of TLB CAM entries for Book-E chips. 64 for E500MC,
1079 16 for other E500 SoCs.
1080
York Sun7eafac12016-12-28 08:43:50 -08001081config SYS_PPC64
1082 bool
1083
York Sun85ab6f02016-12-28 08:43:29 -08001084config SYS_PPC_E500_USE_DEBUG_TLB
1085 bool
1086
Prabhakar Kushwahab0f8bae2017-02-02 15:01:13 +05301087config FSL_IFC
1088 bool
1089
Prabhakar Kushwaha4c6be552017-02-02 15:01:48 +05301090config FSL_ELBC
1091 bool
1092
York Sun85ab6f02016-12-28 08:43:29 -08001093config SYS_PPC_E500_DEBUG_TLB
1094 int "Temporary TLB entry for external debugger"
1095 depends on SYS_PPC_E500_USE_DEBUG_TLB
1096 default 0 if ARCH_MPC8544 || ARCH_MPC8548
1097 default 1 if ARCH_MPC8536
Tom Rinie1ef7082021-05-14 21:34:25 -04001098 default 2 if ARCH_P1011 || \
York Sun85ab6f02016-12-28 08:43:29 -08001099 ARCH_P1020 || \
1100 ARCH_P1021 || \
York Sun85ab6f02016-12-28 08:43:29 -08001101 ARCH_P1024 || \
1102 ARCH_P1025 || \
1103 ARCH_P2020
1104 default 3 if ARCH_P1010 || \
1105 ARCH_BSC9132 || \
1106 ARCH_C29X
1107 help
1108 Select a temporary TLB entry to be used during boot to work
1109 around limitations in e500v1 and e500v2 external debugger
1110 support. This reduces the portions of the boot code where
1111 breakpoints and single stepping do not work. The value of this
1112 symbol should be set to the TLB1 entry to be used for this
1113 purpose. If unsure, do not change.
1114
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301115config SYS_FSL_IFC_CLK_DIV
1116 int "Divider of platform clock"
1117 depends on FSL_IFC
1118 default 2 if ARCH_B4420 || \
1119 ARCH_B4860 || \
1120 ARCH_T1024 || \
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301121 ARCH_T1040 || \
1122 ARCH_T1042 || \
Prabhakar Kushwaha3c48f582017-02-02 15:01:26 +05301123 ARCH_T4240
1124 default 1
1125 help
1126 Defines divider of platform clock(clock input to
1127 IFC controller).
1128
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301129config SYS_FSL_LBC_CLK_DIV
1130 int "Divider of platform clock"
1131 depends on FSL_ELBC || ARCH_MPC8540 || \
Tom Rini7707c552021-05-14 21:34:20 -04001132 ARCH_MPC8548 || \
Tom Rini31f56052021-05-14 21:34:23 -04001133 ARCH_MPC8560
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301134
1135 default 2 if ARCH_P2041 || \
1136 ARCH_P3041 || \
1137 ARCH_P4080 || \
Prabhakar Kushwahabedc5622017-02-02 15:02:00 +05301138 ARCH_P5040
1139 default 1
1140
1141 help
1142 Defines divider of platform clock(clock input to
1143 eLBC controller).
1144
Rajesh Bhagat6d072982021-02-15 09:46:14 +01001145config FSL_VIA
1146 bool
1147
Bin Meng2076d992021-02-25 17:22:58 +08001148source "board/emulation/qemu-ppce500/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001149source "board/freescale/corenet_ds/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001150source "board/freescale/mpc8548cds/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001151source "board/freescale/p1010rdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001152source "board/freescale/p1_p2_rdb_pc/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001153source "board/freescale/p2041rdb/Kconfig"
Shengzhou Liu49912402014-11-24 17:11:56 +08001154source "board/freescale/t102xrdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001155source "board/freescale/t104xrdb/Kconfig"
1156source "board/freescale/t208xqds/Kconfig"
1157source "board/freescale/t208xrdb/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001158source "board/freescale/t4rdb/Kconfig"
Pascal Linder305329f2019-06-18 13:27:47 +02001159source "board/keymile/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001160source "board/socrates/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001161
1162endmenu