blob: b81db516a69fe79d436286adea68154ff45c99b0 [file] [log] [blame]
Peng Fan525c8762019-08-19 07:54:04 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
Peng Fan525c8762019-08-19 07:54:04 +00007#include <clk.h>
8#include <clk-uclass.h>
9#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fan525c8762019-08-19 07:54:04 +000011#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <dt-bindings/clock/imx8mm-clock.h>
14
15#include "clk.h"
16
Marek Vasutfc74bca2025-03-23 16:58:45 +010017static const char * const pll_ref_sels[] = { "osc_24m", "dummy", "dummy", "dummy", };
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020018static const char * const dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
19static const char * const arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
20static const char * const sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", };
21static const char * const sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", };
22static const char * const sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
Peng Fan525c8762019-08-19 07:54:04 +000023
Hou Zhiqiang04a06432024-08-01 11:59:46 +080024static const char * const imx8mm_arm_core_sels[] = {"arm_a53_src", "arm_pll_out", };
25
Marek Vasutfc74bca2025-03-23 16:58:45 +010026static const char * const imx8mm_a53_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020027 "sys_pll2_1000m", "sys_pll1_800m", "sys_pll1_400m",
28 "audio_pll1_out", "sys_pll3_out", };
Peng Fan525c8762019-08-19 07:54:04 +000029
Marek Vasutfc74bca2025-03-23 16:58:45 +010030static const char * const imx8mm_ahb_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020031 "sys_pll1_400m", "sys_pll2_125m", "sys_pll3_out",
32 "audio_pll1_out", "video_pll1_out", };
Peng Fan525c8762019-08-19 07:54:04 +000033
Simon Glass7ec24132024-09-29 19:49:48 -060034#ifndef CONFIG_XPL_BUILD
Marek Vasutfc74bca2025-03-23 16:58:45 +010035static const char * const imx8mm_enet_axi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020036 "sys_pll2_250m", "sys_pll2_200m", "audio_pll1_out",
37 "video_pll1_out", "sys_pll3_out", };
Peng Fan525c8762019-08-19 07:54:04 +000038
Marek Vasutfc74bca2025-03-23 16:58:45 +010039static const char * const imx8mm_enet_ref_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020040 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
41 "video_pll1_out", "clk_ext4", };
Peng Fanee5515d2019-10-22 03:29:48 +000042
Marek Vasutfc74bca2025-03-23 16:58:45 +010043static const char * const imx8mm_enet_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020044 "clk_ext1", "clk_ext2", "clk_ext3",
45 "clk_ext4", "video_pll1_out", };
Peng Fanee5515d2019-10-22 03:29:48 +000046
Marek Vasutfc74bca2025-03-23 16:58:45 +010047static const char * const imx8mm_enet_phy_sels[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020048 "sys_pll2_200m", "sys_pll2_500m", "video_pll1_out",
49 "audio_pll2_out", };
Peng Fanee5515d2019-10-22 03:29:48 +000050#endif
51
Marek Vasutfc74bca2025-03-23 16:58:45 +010052static const char * const imx8mm_nand_usdhc_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020053 "sys_pll2_200m", "sys_pll1_133m", "sys_pll3_out",
54 "sys_pll2_250m", "audio_pll1_out", };
Peng Fan525c8762019-08-19 07:54:04 +000055
Marek Vasutfc74bca2025-03-23 16:58:45 +010056static const char * const imx8mm_usb_bus_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020057 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
58 "clk_ext4", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -070059
Marek Vasutfc74bca2025-03-23 16:58:45 +010060static const char * const imx8mm_usdhc1_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020061 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
62 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan525c8762019-08-19 07:54:04 +000063
Marek Vasutfc74bca2025-03-23 16:58:45 +010064static const char * const imx8mm_usdhc2_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020065 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
66 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan525c8762019-08-19 07:54:04 +000067
Marek Vasutfc74bca2025-03-23 16:58:45 +010068static const char * const imx8mm_i2c1_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020069 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
70 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan525c8762019-08-19 07:54:04 +000071
Marek Vasutfc74bca2025-03-23 16:58:45 +010072static const char * const imx8mm_i2c2_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020073 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
74 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan525c8762019-08-19 07:54:04 +000075
Marek Vasutfc74bca2025-03-23 16:58:45 +010076static const char * const imx8mm_i2c3_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020077 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
78 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan525c8762019-08-19 07:54:04 +000079
Marek Vasutfc74bca2025-03-23 16:58:45 +010080static const char * const imx8mm_i2c4_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +020081 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
82 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan525c8762019-08-19 07:54:04 +000083
Adam Ford2db56b62025-03-18 18:38:31 -050084static const char * const imx8mm_uart1_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
85 "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext4",
86 "audio_pll2_out", };
87
88static const char * const imx8mm_uart2_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
89 "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext3",
90 "audio_pll2_out", };
91
92static const char * const imx8mm_uart3_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
93 "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext4",
94 "audio_pll2_out", };
95
96static const char * const imx8mm_uart4_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
97 "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext3",
98 "audio_pll2_out", };
99
Tim Harveyff465582024-04-19 08:29:00 -0700100#if CONFIG_IS_ENABLED(PCIE_DW_IMX)
Marek Vasutfc74bca2025-03-23 16:58:45 +0100101static const char * const imx8mm_pcie1_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200102 "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_500m",
103 "sys_pll2_333m", "sys_pll3_out", };
Tim Harveyff465582024-04-19 08:29:00 -0700104
Marek Vasutfc74bca2025-03-23 16:58:45 +0100105static const char * const imx8mm_pcie1_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200106 "clk_ext1", "clk_ext2", "clk_ext3",
107 "clk_ext4", "sys_pll1_400m", };
Tim Harveyff465582024-04-19 08:29:00 -0700108
Marek Vasutfc74bca2025-03-23 16:58:45 +0100109static const char * const imx8mm_pcie1_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200110 "sys_pll3_out", "sys_pll2_100m", "sys_pll1_80m",
111 "sys_pll1_160m", "sys_pll1_200m", };
Tim Harveyff465582024-04-19 08:29:00 -0700112#endif
113
Simon Glass7ec24132024-09-29 19:49:48 -0600114#ifndef CONFIG_XPL_BUILD
Marek Vasutfc74bca2025-03-23 16:58:45 +0100115static const char * const imx8mm_pwm1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200116 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
117 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100118
Marek Vasutfc74bca2025-03-23 16:58:45 +0100119static const char * const imx8mm_pwm2_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200120 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
121 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100122
Marek Vasutfc74bca2025-03-23 16:58:45 +0100123static const char * const imx8mm_pwm3_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200124 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
125 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100126
Marek Vasutfc74bca2025-03-23 16:58:45 +0100127static const char * const imx8mm_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200128 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
129 "sys_pll1_80m", "video_pll1_out", };
Fabio Estevam60896e02022-09-26 13:40:08 -0300130#endif
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100131
Marek Vasutfc74bca2025-03-23 16:58:45 +0100132static const char * const imx8mm_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200133 "vpu_pll_out", "sys_pll2_125m", "sys_pll3_out",
134 "sys_pll1_80m", "sys_pll2_166m", };
Peng Fan525c8762019-08-19 07:54:04 +0000135
Marek Vasutfc74bca2025-03-23 16:58:45 +0100136static const char * const imx8mm_usdhc3_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200137 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
138 "audio_pll2_clk", "sys_pll1_100m", };
Peng Fan525c8762019-08-19 07:54:04 +0000139
Fabio Estevam3e5255c2022-09-26 13:40:11 -0300140#if CONFIG_IS_ENABLED(NXP_FSPI)
Marek Vasutfc74bca2025-03-23 16:58:45 +0100141static const char * const imx8mm_qspi_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200142 "sys_pll2_500m", "audio_pll2_out", "sys_pll1_266m",
143 "sys_pll3_out", "sys_pll1_100m", };
Fabio Estevam3e5255c2022-09-26 13:40:11 -0300144#endif
Peng Fan2dff8792020-06-27 15:49:28 +0800145
Marek Vasutfc74bca2025-03-23 16:58:45 +0100146static const char * const imx8mm_usb_core_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200147 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
148 "clk_ext3", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -0700149
Marek Vasutfc74bca2025-03-23 16:58:45 +0100150static const char * const imx8mm_usb_phy_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200151 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
152 "clk_ext3", "audio_pll2_out", };
Ye Li0321edb2020-04-19 02:22:09 -0700153
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300154#if CONFIG_IS_ENABLED(DM_SPI)
Marek Vasutfc74bca2025-03-23 16:58:45 +0100155static const char * const imx8mm_ecspi1_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200156 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
157 "sys_pll2_250m", "audio_pll2_out", };
Frieder Schrempf339beba2021-06-07 14:36:43 +0200158
Marek Vasutfc74bca2025-03-23 16:58:45 +0100159static const char * const imx8mm_ecspi2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200160 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
161 "sys_pll2_250m", "audio_pll2_out", };
Frieder Schrempf339beba2021-06-07 14:36:43 +0200162
Marek Vasutfc74bca2025-03-23 16:58:45 +0100163static const char * const imx8mm_ecspi3_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Michael Trimarchi0e9e1692024-07-07 10:20:00 +0200164 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
165 "sys_pll2_250m", "audio_pll2_out", };
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300166#endif
Frieder Schrempf339beba2021-06-07 14:36:43 +0200167
Peng Fan525c8762019-08-19 07:54:04 +0000168static int imx8mm_clk_probe(struct udevice *dev)
169{
170 void __iomem *base;
171
172 base = (void *)ANATOP_BASE_ADDR;
173
174 clk_dm(IMX8MM_DRAM_PLL_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100175 imx_clk_mux(dev, "dram_pll_ref_sel", base + 0x50, 0, 2,
Peng Fan525c8762019-08-19 07:54:04 +0000176 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
177 clk_dm(IMX8MM_ARM_PLL_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100178 imx_clk_mux(dev, "arm_pll_ref_sel", base + 0x84, 0, 2,
Peng Fan525c8762019-08-19 07:54:04 +0000179 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
180 clk_dm(IMX8MM_SYS_PLL1_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100181 imx_clk_mux(dev, "sys_pll1_ref_sel", base + 0x94, 0, 2,
Peng Fan525c8762019-08-19 07:54:04 +0000182 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
183 clk_dm(IMX8MM_SYS_PLL2_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100184 imx_clk_mux(dev, "sys_pll2_ref_sel", base + 0x104, 0, 2,
Peng Fan525c8762019-08-19 07:54:04 +0000185 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
186 clk_dm(IMX8MM_SYS_PLL3_REF_SEL,
Marek Vasut33480a92025-03-23 16:58:34 +0100187 imx_clk_mux(dev, "sys_pll3_ref_sel", base + 0x114, 0, 2,
Peng Fan525c8762019-08-19 07:54:04 +0000188 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
189
190 clk_dm(IMX8MM_DRAM_PLL,
191 imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700192 base + 0x50, &imx_1443x_dram_pll));
Peng Fan525c8762019-08-19 07:54:04 +0000193 clk_dm(IMX8MM_ARM_PLL,
194 imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700195 base + 0x84, &imx_1416x_pll));
Peng Fan525c8762019-08-19 07:54:04 +0000196 clk_dm(IMX8MM_SYS_PLL1,
197 imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700198 base + 0x94, &imx_1416x_pll));
Peng Fan525c8762019-08-19 07:54:04 +0000199 clk_dm(IMX8MM_SYS_PLL2,
200 imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700201 base + 0x104, &imx_1416x_pll));
Peng Fan525c8762019-08-19 07:54:04 +0000202 clk_dm(IMX8MM_SYS_PLL3,
203 imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel",
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700204 base + 0x114, &imx_1416x_pll));
Peng Fan525c8762019-08-19 07:54:04 +0000205
206 /* PLL bypass out */
207 clk_dm(IMX8MM_DRAM_PLL_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100208 imx_clk_mux_flags(dev, "dram_pll_bypass", base + 0x50, 4, 1,
Peng Fan525c8762019-08-19 07:54:04 +0000209 dram_pll_bypass_sels,
210 ARRAY_SIZE(dram_pll_bypass_sels),
211 CLK_SET_RATE_PARENT));
212 clk_dm(IMX8MM_ARM_PLL_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100213 imx_clk_mux_flags(dev, "arm_pll_bypass", base + 0x84, 4, 1,
Peng Fan525c8762019-08-19 07:54:04 +0000214 arm_pll_bypass_sels,
215 ARRAY_SIZE(arm_pll_bypass_sels),
216 CLK_SET_RATE_PARENT));
217 clk_dm(IMX8MM_SYS_PLL1_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100218 imx_clk_mux_flags(dev, "sys_pll1_bypass", base + 0x94, 4, 1,
Peng Fan525c8762019-08-19 07:54:04 +0000219 sys_pll1_bypass_sels,
220 ARRAY_SIZE(sys_pll1_bypass_sels),
221 CLK_SET_RATE_PARENT));
222 clk_dm(IMX8MM_SYS_PLL2_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100223 imx_clk_mux_flags(dev, "sys_pll2_bypass", base + 0x104, 4, 1,
Peng Fan525c8762019-08-19 07:54:04 +0000224 sys_pll2_bypass_sels,
225 ARRAY_SIZE(sys_pll2_bypass_sels),
226 CLK_SET_RATE_PARENT));
227 clk_dm(IMX8MM_SYS_PLL3_BYPASS,
Marek Vasut33480a92025-03-23 16:58:34 +0100228 imx_clk_mux_flags(dev, "sys_pll3_bypass", base + 0x114, 4, 1,
Peng Fan525c8762019-08-19 07:54:04 +0000229 sys_pll3_bypass_sels,
230 ARRAY_SIZE(sys_pll3_bypass_sels),
231 CLK_SET_RATE_PARENT));
232
233 /* PLL out gate */
234 clk_dm(IMX8MM_DRAM_PLL_OUT,
Marek Vasut69220472025-03-23 16:58:40 +0100235 imx_clk_gate(dev, "dram_pll_out", "dram_pll_bypass",
Peng Fan525c8762019-08-19 07:54:04 +0000236 base + 0x50, 13));
237 clk_dm(IMX8MM_ARM_PLL_OUT,
Marek Vasut69220472025-03-23 16:58:40 +0100238 imx_clk_gate(dev, "arm_pll_out", "arm_pll_bypass",
Peng Fan525c8762019-08-19 07:54:04 +0000239 base + 0x84, 11));
240 clk_dm(IMX8MM_SYS_PLL1_OUT,
Marek Vasut69220472025-03-23 16:58:40 +0100241 imx_clk_gate(dev, "sys_pll1_out", "sys_pll1_bypass",
Peng Fan525c8762019-08-19 07:54:04 +0000242 base + 0x94, 11));
243 clk_dm(IMX8MM_SYS_PLL2_OUT,
Marek Vasut69220472025-03-23 16:58:40 +0100244 imx_clk_gate(dev, "sys_pll2_out", "sys_pll2_bypass",
Peng Fan525c8762019-08-19 07:54:04 +0000245 base + 0x104, 11));
246 clk_dm(IMX8MM_SYS_PLL3_OUT,
Marek Vasut69220472025-03-23 16:58:40 +0100247 imx_clk_gate(dev, "sys_pll3_out", "sys_pll3_bypass",
Peng Fan525c8762019-08-19 07:54:04 +0000248 base + 0x114, 11));
249
250 /* SYS PLL fixed output */
251 clk_dm(IMX8MM_SYS_PLL1_40M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100252 imx_clk_fixed_factor(dev, "sys_pll1_40m", "sys_pll1_out", 1, 20));
Peng Fan525c8762019-08-19 07:54:04 +0000253 clk_dm(IMX8MM_SYS_PLL1_80M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100254 imx_clk_fixed_factor(dev, "sys_pll1_80m", "sys_pll1_out", 1, 10));
Peng Fan525c8762019-08-19 07:54:04 +0000255 clk_dm(IMX8MM_SYS_PLL1_100M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100256 imx_clk_fixed_factor(dev, "sys_pll1_100m", "sys_pll1_out", 1, 8));
Peng Fan525c8762019-08-19 07:54:04 +0000257 clk_dm(IMX8MM_SYS_PLL1_133M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100258 imx_clk_fixed_factor(dev, "sys_pll1_133m", "sys_pll1_out", 1, 6));
Peng Fan525c8762019-08-19 07:54:04 +0000259 clk_dm(IMX8MM_SYS_PLL1_160M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100260 imx_clk_fixed_factor(dev, "sys_pll1_160m", "sys_pll1_out", 1, 5));
Peng Fan525c8762019-08-19 07:54:04 +0000261 clk_dm(IMX8MM_SYS_PLL1_200M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100262 imx_clk_fixed_factor(dev, "sys_pll1_200m", "sys_pll1_out", 1, 4));
Peng Fan525c8762019-08-19 07:54:04 +0000263 clk_dm(IMX8MM_SYS_PLL1_266M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100264 imx_clk_fixed_factor(dev, "sys_pll1_266m", "sys_pll1_out", 1, 3));
Peng Fan525c8762019-08-19 07:54:04 +0000265 clk_dm(IMX8MM_SYS_PLL1_400M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100266 imx_clk_fixed_factor(dev, "sys_pll1_400m", "sys_pll1_out", 1, 2));
Peng Fan525c8762019-08-19 07:54:04 +0000267 clk_dm(IMX8MM_SYS_PLL1_800M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100268 imx_clk_fixed_factor(dev, "sys_pll1_800m", "sys_pll1_out", 1, 1));
Peng Fan525c8762019-08-19 07:54:04 +0000269
270 clk_dm(IMX8MM_SYS_PLL2_50M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100271 imx_clk_fixed_factor(dev, "sys_pll2_50m", "sys_pll2_out", 1, 20));
Peng Fan525c8762019-08-19 07:54:04 +0000272 clk_dm(IMX8MM_SYS_PLL2_100M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100273 imx_clk_fixed_factor(dev, "sys_pll2_100m", "sys_pll2_out", 1, 10));
Peng Fan525c8762019-08-19 07:54:04 +0000274 clk_dm(IMX8MM_SYS_PLL2_125M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100275 imx_clk_fixed_factor(dev, "sys_pll2_125m", "sys_pll2_out", 1, 8));
Peng Fan525c8762019-08-19 07:54:04 +0000276 clk_dm(IMX8MM_SYS_PLL2_166M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100277 imx_clk_fixed_factor(dev, "sys_pll2_166m", "sys_pll2_out", 1, 6));
Peng Fan525c8762019-08-19 07:54:04 +0000278 clk_dm(IMX8MM_SYS_PLL2_200M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100279 imx_clk_fixed_factor(dev, "sys_pll2_200m", "sys_pll2_out", 1, 5));
Peng Fan525c8762019-08-19 07:54:04 +0000280 clk_dm(IMX8MM_SYS_PLL2_250M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100281 imx_clk_fixed_factor(dev, "sys_pll2_250m", "sys_pll2_out", 1, 4));
Peng Fan525c8762019-08-19 07:54:04 +0000282 clk_dm(IMX8MM_SYS_PLL2_333M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100283 imx_clk_fixed_factor(dev, "sys_pll2_333m", "sys_pll2_out", 1, 3));
Peng Fan525c8762019-08-19 07:54:04 +0000284 clk_dm(IMX8MM_SYS_PLL2_500M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100285 imx_clk_fixed_factor(dev, "sys_pll2_500m", "sys_pll2_out", 1, 2));
Peng Fan525c8762019-08-19 07:54:04 +0000286 clk_dm(IMX8MM_SYS_PLL2_1000M,
Marek Vasutbc0b9372025-03-23 16:58:53 +0100287 imx_clk_fixed_factor(dev, "sys_pll2_1000m", "sys_pll2_out", 1, 1));
Peng Fan525c8762019-08-19 07:54:04 +0000288
289 base = dev_read_addr_ptr(dev);
Sean Andersonb58106d2019-12-24 23:57:47 -0500290 if (!base)
Peng Fan525c8762019-08-19 07:54:04 +0000291 return -EINVAL;
292
293 clk_dm(IMX8MM_CLK_A53_SRC,
Marek Vasut33480a92025-03-23 16:58:34 +0100294 imx_clk_mux2(dev, "arm_a53_src", base + 0x8000, 24, 3,
Peng Fan525c8762019-08-19 07:54:04 +0000295 imx8mm_a53_sels, ARRAY_SIZE(imx8mm_a53_sels)));
296 clk_dm(IMX8MM_CLK_A53_CG,
Marek Vasut69220472025-03-23 16:58:40 +0100297 imx_clk_gate3(dev, "arm_a53_cg", "arm_a53_src", base + 0x8000, 28));
Peng Fan525c8762019-08-19 07:54:04 +0000298 clk_dm(IMX8MM_CLK_A53_DIV,
Marek Vasut40e7edf2025-03-23 16:58:49 +0100299 imx_clk_divider2(dev, "arm_a53_div", "arm_a53_cg",
Peng Fan525c8762019-08-19 07:54:04 +0000300 base + 0x8000, 0, 3));
301
302 clk_dm(IMX8MM_CLK_AHB,
Marek Vasut3668ec72025-03-23 16:58:44 +0100303 imx8m_clk_composite_critical(dev, "ahb", imx8mm_ahb_sels,
Peng Fan525c8762019-08-19 07:54:04 +0000304 base + 0x9000));
305 clk_dm(IMX8MM_CLK_IPG_ROOT,
Marek Vasut40e7edf2025-03-23 16:58:49 +0100306 imx_clk_divider2(dev, "ipg_root", "ahb", base + 0x9080, 0, 1));
Peng Fan525c8762019-08-19 07:54:04 +0000307
Peng Fan525c8762019-08-19 07:54:04 +0000308 clk_dm(IMX8MM_CLK_NAND_USDHC_BUS,
Marek Vasut3668ec72025-03-23 16:58:44 +0100309 imx8m_clk_composite_critical(dev, "nand_usdhc_bus",
Peng Fan525c8762019-08-19 07:54:04 +0000310 imx8mm_nand_usdhc_sels,
311 base + 0x8900));
Ye Li0321edb2020-04-19 02:22:09 -0700312 clk_dm(IMX8MM_CLK_USB_BUS,
Marek Vasut3668ec72025-03-23 16:58:44 +0100313 imx8m_clk_composite(dev, "usb_bus", imx8mm_usb_bus_sels, base + 0x8b80));
Peng Fan525c8762019-08-19 07:54:04 +0000314
315 /* IP */
Tim Harveyff465582024-04-19 08:29:00 -0700316#if CONFIG_IS_ENABLED(PCIE_DW_IMX)
317 clk_dm(IMX8MM_CLK_PCIE1_CTRL,
Marek Vasut3668ec72025-03-23 16:58:44 +0100318 imx8m_clk_composite(dev, "pcie1_ctrl", imx8mm_pcie1_ctrl_sels,
Tim Harveyff465582024-04-19 08:29:00 -0700319 base + 0xa300));
320 clk_dm(IMX8MM_CLK_PCIE1_PHY,
Marek Vasut3668ec72025-03-23 16:58:44 +0100321 imx8m_clk_composite(dev, "pcie1_phy", imx8mm_pcie1_phy_sels,
Tim Harveyff465582024-04-19 08:29:00 -0700322 base + 0xa380));
323 clk_dm(IMX8MM_CLK_PCIE1_AUX,
Marek Vasut3668ec72025-03-23 16:58:44 +0100324 imx8m_clk_composite(dev, "pcie1_aux", imx8mm_pcie1_aux_sels,
Tim Harveyff465582024-04-19 08:29:00 -0700325 base + 0xa400));
326#endif
Peng Fan525c8762019-08-19 07:54:04 +0000327 clk_dm(IMX8MM_CLK_USDHC1,
Marek Vasut3668ec72025-03-23 16:58:44 +0100328 imx8m_clk_composite(dev, "usdhc1", imx8mm_usdhc1_sels,
Peng Fan525c8762019-08-19 07:54:04 +0000329 base + 0xac00));
330 clk_dm(IMX8MM_CLK_USDHC2,
Marek Vasut3668ec72025-03-23 16:58:44 +0100331 imx8m_clk_composite(dev, "usdhc2", imx8mm_usdhc2_sels,
Peng Fan525c8762019-08-19 07:54:04 +0000332 base + 0xac80));
333 clk_dm(IMX8MM_CLK_I2C1,
Marek Vasut3668ec72025-03-23 16:58:44 +0100334 imx8m_clk_composite(dev, "i2c1", imx8mm_i2c1_sels, base + 0xad00));
Peng Fan525c8762019-08-19 07:54:04 +0000335 clk_dm(IMX8MM_CLK_I2C2,
Marek Vasut3668ec72025-03-23 16:58:44 +0100336 imx8m_clk_composite(dev, "i2c2", imx8mm_i2c2_sels, base + 0xad80));
Peng Fan525c8762019-08-19 07:54:04 +0000337 clk_dm(IMX8MM_CLK_I2C3,
Marek Vasut3668ec72025-03-23 16:58:44 +0100338 imx8m_clk_composite(dev, "i2c3", imx8mm_i2c3_sels, base + 0xae00));
Peng Fan525c8762019-08-19 07:54:04 +0000339 clk_dm(IMX8MM_CLK_I2C4,
Marek Vasut3668ec72025-03-23 16:58:44 +0100340 imx8m_clk_composite(dev, "i2c4", imx8mm_i2c4_sels, base + 0xae80));
Adam Ford2db56b62025-03-18 18:38:31 -0500341 clk_dm(IMX8MM_CLK_UART1,
Marek Vasut3668ec72025-03-23 16:58:44 +0100342 imx8m_clk_composite(dev, "uart1", imx8mm_uart1_sels, base + 0xaf00));
Adam Ford2db56b62025-03-18 18:38:31 -0500343 clk_dm(IMX8MM_CLK_UART2,
Marek Vasut3668ec72025-03-23 16:58:44 +0100344 imx8m_clk_composite(dev, "uart2", imx8mm_uart2_sels, base + 0xaf80));
Adam Ford2db56b62025-03-18 18:38:31 -0500345 clk_dm(IMX8MM_CLK_UART3,
Marek Vasut3668ec72025-03-23 16:58:44 +0100346 imx8m_clk_composite(dev, "uart3", imx8mm_uart3_sels, base + 0xb000));
Adam Ford2db56b62025-03-18 18:38:31 -0500347 clk_dm(IMX8MM_CLK_UART4,
Marek Vasut3668ec72025-03-23 16:58:44 +0100348 imx8m_clk_composite(dev, "uart4", imx8mm_uart4_sels, base + 0xb080));
Adam Ford2db56b62025-03-18 18:38:31 -0500349 clk_dm(IMX8MM_CLK_UART1_ROOT,
Marek Vasut3668ec72025-03-23 16:58:44 +0100350 imx_clk_gate4(dev, "uart1_root_clk", "uart1", base + 0x4490, 0));
Adam Ford2db56b62025-03-18 18:38:31 -0500351 clk_dm(IMX8MM_CLK_UART2_ROOT,
Marek Vasut3668ec72025-03-23 16:58:44 +0100352 imx_clk_gate4(dev, "uart2_root_clk", "uart2", base + 0x44a0, 0));
Adam Ford2db56b62025-03-18 18:38:31 -0500353 clk_dm(IMX8MM_CLK_UART3_ROOT,
Marek Vasut3668ec72025-03-23 16:58:44 +0100354 imx_clk_gate4(dev, "uart3_root_clk", "uart3", base + 0x44b0, 0));
Adam Ford2db56b62025-03-18 18:38:31 -0500355 clk_dm(IMX8MM_CLK_UART4_ROOT,
Marek Vasut3668ec72025-03-23 16:58:44 +0100356 imx_clk_gate4(dev, "uart4_root_clk", "uart4", base + 0x44c0, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000357 clk_dm(IMX8MM_CLK_WDOG,
Marek Vasut3668ec72025-03-23 16:58:44 +0100358 imx8m_clk_composite(dev, "wdog", imx8mm_wdog_sels, base + 0xb900));
Peng Fan525c8762019-08-19 07:54:04 +0000359 clk_dm(IMX8MM_CLK_USDHC3,
Marek Vasut3668ec72025-03-23 16:58:44 +0100360 imx8m_clk_composite(dev, "usdhc3", imx8mm_usdhc3_sels,
Peng Fan525c8762019-08-19 07:54:04 +0000361 base + 0xbc80));
Ye Li0321edb2020-04-19 02:22:09 -0700362 clk_dm(IMX8MM_CLK_USB_CORE_REF,
Marek Vasut3668ec72025-03-23 16:58:44 +0100363 imx8m_clk_composite(dev, "usb_core_ref", imx8mm_usb_core_sels, base + 0xb100));
Ye Li0321edb2020-04-19 02:22:09 -0700364 clk_dm(IMX8MM_CLK_USB_PHY_REF,
Marek Vasut3668ec72025-03-23 16:58:44 +0100365 imx8m_clk_composite(dev, "usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180));
Peng Fan525c8762019-08-19 07:54:04 +0000366 clk_dm(IMX8MM_CLK_I2C1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100367 imx_clk_gate4(dev, "i2c1_root_clk", "i2c1", base + 0x4170, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000368 clk_dm(IMX8MM_CLK_I2C2_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100369 imx_clk_gate4(dev, "i2c2_root_clk", "i2c2", base + 0x4180, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000370 clk_dm(IMX8MM_CLK_I2C3_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100371 imx_clk_gate4(dev, "i2c3_root_clk", "i2c3", base + 0x4190, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000372 clk_dm(IMX8MM_CLK_I2C4_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100373 imx_clk_gate4(dev, "i2c4_root_clk", "i2c4", base + 0x41a0, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000374 clk_dm(IMX8MM_CLK_OCOTP_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100375 imx_clk_gate4(dev, "ocotp_root_clk", "ipg_root", base + 0x4220, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000376 clk_dm(IMX8MM_CLK_USDHC1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100377 imx_clk_gate4(dev, "usdhc1_root_clk", "usdhc1", base + 0x4510, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000378 clk_dm(IMX8MM_CLK_USDHC2_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100379 imx_clk_gate4(dev, "usdhc2_root_clk", "usdhc2", base + 0x4520, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000380 clk_dm(IMX8MM_CLK_WDOG1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100381 imx_clk_gate4(dev, "wdog1_root_clk", "wdog", base + 0x4530, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000382 clk_dm(IMX8MM_CLK_WDOG2_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100383 imx_clk_gate4(dev, "wdog2_root_clk", "wdog", base + 0x4540, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000384 clk_dm(IMX8MM_CLK_WDOG3_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100385 imx_clk_gate4(dev, "wdog3_root_clk", "wdog", base + 0x4550, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000386 clk_dm(IMX8MM_CLK_USDHC3_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100387 imx_clk_gate4(dev, "usdhc3_root_clk", "usdhc3", base + 0x45e0, 0));
Ye Li0321edb2020-04-19 02:22:09 -0700388 clk_dm(IMX8MM_CLK_USB1_CTRL_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100389 imx_clk_gate4(dev, "usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000390
Peng Fanee5515d2019-10-22 03:29:48 +0000391 /* clks not needed in SPL stage */
Simon Glass7ec24132024-09-29 19:49:48 -0600392#ifndef CONFIG_XPL_BUILD
Fabio Estevam704aa872022-09-26 13:40:09 -0300393 clk_dm(IMX8MM_CLK_ENET_AXI,
Marek Vasut3668ec72025-03-23 16:58:44 +0100394 imx8m_clk_composite(dev, "enet_axi", imx8mm_enet_axi_sels,
Fabio Estevam704aa872022-09-26 13:40:09 -0300395 base + 0x8880));
Peng Fanee5515d2019-10-22 03:29:48 +0000396 clk_dm(IMX8MM_CLK_ENET_REF,
Marek Vasut3668ec72025-03-23 16:58:44 +0100397 imx8m_clk_composite(dev, "enet_ref", imx8mm_enet_ref_sels,
Peng Fanee5515d2019-10-22 03:29:48 +0000398 base + 0xa980));
399 clk_dm(IMX8MM_CLK_ENET_TIMER,
Marek Vasut3668ec72025-03-23 16:58:44 +0100400 imx8m_clk_composite(dev, "enet_timer", imx8mm_enet_timer_sels,
Peng Fanee5515d2019-10-22 03:29:48 +0000401 base + 0xaa00));
402 clk_dm(IMX8MM_CLK_ENET_PHY_REF,
Marek Vasut3668ec72025-03-23 16:58:44 +0100403 imx8m_clk_composite(dev, "enet_phy", imx8mm_enet_phy_sels,
Peng Fanee5515d2019-10-22 03:29:48 +0000404 base + 0xaa80));
405 clk_dm(IMX8MM_CLK_ENET1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100406 imx_clk_gate4(dev, "enet1_root_clk", "enet_axi",
Peng Fanee5515d2019-10-22 03:29:48 +0000407 base + 0x40a0, 0));
Fabio Estevam60896e02022-09-26 13:40:08 -0300408 clk_dm(IMX8MM_CLK_PWM1,
Marek Vasut3668ec72025-03-23 16:58:44 +0100409 imx8m_clk_composite(dev, "pwm1", imx8mm_pwm1_sels, base + 0xb380));
Fabio Estevam60896e02022-09-26 13:40:08 -0300410 clk_dm(IMX8MM_CLK_PWM2,
Marek Vasut3668ec72025-03-23 16:58:44 +0100411 imx8m_clk_composite(dev, "pwm2", imx8mm_pwm2_sels, base + 0xb400));
Fabio Estevam60896e02022-09-26 13:40:08 -0300412 clk_dm(IMX8MM_CLK_PWM3,
Marek Vasut3668ec72025-03-23 16:58:44 +0100413 imx8m_clk_composite(dev, "pwm3", imx8mm_pwm3_sels, base + 0xb480));
Fabio Estevam60896e02022-09-26 13:40:08 -0300414 clk_dm(IMX8MM_CLK_PWM4,
Marek Vasut3668ec72025-03-23 16:58:44 +0100415 imx8m_clk_composite(dev, "pwm4", imx8mm_pwm4_sels, base + 0xb500));
Fabio Estevam60896e02022-09-26 13:40:08 -0300416 clk_dm(IMX8MM_CLK_PWM1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100417 imx_clk_gate4(dev, "pwm1_root_clk", "pwm1", base + 0x4280, 0));
Fabio Estevam60896e02022-09-26 13:40:08 -0300418 clk_dm(IMX8MM_CLK_PWM2_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100419 imx_clk_gate4(dev, "pwm2_root_clk", "pwm2", base + 0x4290, 0));
Fabio Estevam60896e02022-09-26 13:40:08 -0300420 clk_dm(IMX8MM_CLK_PWM3_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100421 imx_clk_gate4(dev, "pwm3_root_clk", "pwm3", base + 0x42a0, 0));
Fabio Estevam60896e02022-09-26 13:40:08 -0300422 clk_dm(IMX8MM_CLK_PWM4_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100423 imx_clk_gate4(dev, "pwm4_root_clk", "pwm4", base + 0x42b0, 0));
Peng Fanee5515d2019-10-22 03:29:48 +0000424#endif
425
Tim Harveyff465582024-04-19 08:29:00 -0700426#if CONFIG_IS_ENABLED(PCIE_DW_IMX)
427 clk_dm(IMX8MM_CLK_PCIE1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100428 imx_clk_gate4(dev, "pcie1_root_clk", "pcie1_ctrl", base + 0x4250, 0));
Tim Harveyff465582024-04-19 08:29:00 -0700429#endif
430
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300431#if CONFIG_IS_ENABLED(DM_SPI)
432 clk_dm(IMX8MM_CLK_ECSPI1,
Marek Vasut3668ec72025-03-23 16:58:44 +0100433 imx8m_clk_composite(dev, "ecspi1", imx8mm_ecspi1_sels, base + 0xb280));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300434 clk_dm(IMX8MM_CLK_ECSPI2,
Marek Vasut3668ec72025-03-23 16:58:44 +0100435 imx8m_clk_composite(dev, "ecspi2", imx8mm_ecspi2_sels, base + 0xb300));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300436 clk_dm(IMX8MM_CLK_ECSPI3,
Marek Vasut3668ec72025-03-23 16:58:44 +0100437 imx8m_clk_composite(dev, "ecspi3", imx8mm_ecspi3_sels, base + 0xc180));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300438
439 clk_dm(IMX8MM_CLK_ECSPI1_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100440 imx_clk_gate4(dev, "ecspi1_root_clk", "ecspi1", base + 0x4070, 0));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300441 clk_dm(IMX8MM_CLK_ECSPI2_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100442 imx_clk_gate4(dev, "ecspi2_root_clk", "ecspi2", base + 0x4080, 0));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300443 clk_dm(IMX8MM_CLK_ECSPI3_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100444 imx_clk_gate4(dev, "ecspi3_root_clk", "ecspi3", base + 0x4090, 0));
Fabio Estevam0b3fa1b2022-09-26 13:40:10 -0300445#endif
446
Fabio Estevam3e5255c2022-09-26 13:40:11 -0300447#if CONFIG_IS_ENABLED(NXP_FSPI)
448 clk_dm(IMX8MM_CLK_QSPI,
Marek Vasut3668ec72025-03-23 16:58:44 +0100449 imx8m_clk_composite(dev, "qspi", imx8mm_qspi_sels, base + 0xab80));
Fabio Estevam3e5255c2022-09-26 13:40:11 -0300450 clk_dm(IMX8MM_CLK_QSPI_ROOT,
Marek Vasut69220472025-03-23 16:58:40 +0100451 imx_clk_gate4(dev, "qspi_root_clk", "qspi", base + 0x42f0, 0));
Fabio Estevam3e5255c2022-09-26 13:40:11 -0300452#endif
453
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800454 clk_dm(IMX8MM_CLK_ARM,
Marek Vasut33480a92025-03-23 16:58:34 +0100455 imx_clk_mux2_flags(dev, "arm_core", base + 0x9880, 24, 1,
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800456 imx8mm_arm_core_sels,
457 ARRAY_SIZE(imx8mm_arm_core_sels),
458 CLK_IS_CRITICAL));
459
Peng Fan525c8762019-08-19 07:54:04 +0000460 return 0;
461}
462
463static const struct udevice_id imx8mm_clk_ids[] = {
464 { .compatible = "fsl,imx8mm-ccm" },
465 { },
466};
467
468U_BOOT_DRIVER(imx8mm_clk) = {
469 .name = "clk_imx8mm",
470 .id = UCLASS_CLK,
471 .of_match = imx8mm_clk_ids,
Sean Anderson35c84642022-03-20 16:34:46 -0400472 .ops = &ccf_clk_ops,
Peng Fan525c8762019-08-19 07:54:04 +0000473 .probe = imx8mm_clk_probe,
474 .flags = DM_FLAG_PRE_RELOC,
475};