blob: a0115199d9caff33fe9cdd2c36836f83e5d33e0a [file] [log] [blame]
Peng Fan525c8762019-08-19 07:54:04 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
7#include <common.h>
8#include <clk.h>
9#include <clk-uclass.h>
10#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Peng Fan525c8762019-08-19 07:54:04 +000012#include <asm/arch/clock.h>
13#include <asm/arch/imx-regs.h>
14#include <dt-bindings/clock/imx8mm-clock.h>
15
16#include "clk.h"
17
18#define PLL_1416X_RATE(_rate, _m, _p, _s) \
19 { \
20 .rate = (_rate), \
21 .mdiv = (_m), \
22 .pdiv = (_p), \
23 .sdiv = (_s), \
24 }
25
26#define PLL_1443X_RATE(_rate, _m, _p, _s, _k) \
27 { \
28 .rate = (_rate), \
29 .mdiv = (_m), \
30 .pdiv = (_p), \
31 .sdiv = (_s), \
32 .kdiv = (_k), \
33 }
34
35static const struct imx_pll14xx_rate_table imx8mm_pll1416x_tbl[] = {
36 PLL_1416X_RATE(1800000000U, 225, 3, 0),
37 PLL_1416X_RATE(1600000000U, 200, 3, 0),
38 PLL_1416X_RATE(1200000000U, 300, 3, 1),
39 PLL_1416X_RATE(1000000000U, 250, 3, 1),
40 PLL_1416X_RATE(800000000U, 200, 3, 1),
41 PLL_1416X_RATE(750000000U, 250, 2, 2),
42 PLL_1416X_RATE(700000000U, 350, 3, 2),
43 PLL_1416X_RATE(600000000U, 300, 3, 2),
44};
45
46static const struct imx_pll14xx_rate_table imx8mm_drampll_tbl[] = {
47 PLL_1443X_RATE(650000000U, 325, 3, 2, 0),
48};
49
50static struct imx_pll14xx_clk imx8mm_dram_pll __initdata = {
51 .type = PLL_1443X,
52 .rate_table = imx8mm_drampll_tbl,
53 .rate_count = ARRAY_SIZE(imx8mm_drampll_tbl),
54};
55
56static struct imx_pll14xx_clk imx8mm_arm_pll __initdata = {
57 .type = PLL_1416X,
58 .rate_table = imx8mm_pll1416x_tbl,
59 .rate_count = ARRAY_SIZE(imx8mm_pll1416x_tbl),
60};
61
62static struct imx_pll14xx_clk imx8mm_sys_pll __initdata = {
63 .type = PLL_1416X,
64 .rate_table = imx8mm_pll1416x_tbl,
65 .rate_count = ARRAY_SIZE(imx8mm_pll1416x_tbl),
66};
67
68static const char *pll_ref_sels[] = { "clock-osc-24m", "dummy", "dummy", "dummy", };
69static const char *dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
70static const char *arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
71static const char *sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", };
72static const char *sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", };
73static const char *sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
74
75static const char *imx8mm_a53_sels[] = {"clock-osc-24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m",
76 "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "sys_pll3_out", };
77
Frieder Schrempf2d82cf82019-10-23 16:36:44 +000078static const char *imx8mm_ahb_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_800m", "sys_pll1_400m",
Peng Fan525c8762019-08-19 07:54:04 +000079 "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", };
80
81static const char *imx8mm_enet_axi_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_250m",
82 "sys_pll2_200m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", };
83
Peng Fanee5515d2019-10-22 03:29:48 +000084#ifndef CONFIG_SPL_BUILD
85static const char *imx8mm_enet_ref_sels[] = {"clock-osc-24m", "sys_pll2_125m", "sys_pll2_50m", "sys_pll2_100m",
86 "sys_pll1_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", };
87
88static const char *imx8mm_enet_timer_sels[] = {"clock-osc-24m", "sys_pll2_100m", "audio_pll1_out", "clk_ext1", "clk_ext2",
89 "clk_ext3", "clk_ext4", "video_pll1_out", };
90
91static const char *imx8mm_enet_phy_sels[] = {"clock-osc-24m", "sys_pll2_50m", "sys_pll2_125m", "sys_pll2_200m",
92 "sys_pll2_500m", "video_pll1_out", "audio_pll2_out", };
93#endif
94
Peng Fan525c8762019-08-19 07:54:04 +000095static const char *imx8mm_nand_usdhc_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_200m",
96 "sys_pll1_133m", "sys_pll3_out", "sys_pll2_250m", "audio_pll1_out", };
97
Ye Li0321edb2020-04-19 02:22:09 -070098static const char *imx8mm_usb_bus_sels[] = {"clock-osc-24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_100m",
99 "sys_pll2_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", };
100
Peng Fan525c8762019-08-19 07:54:04 +0000101static const char *imx8mm_usdhc1_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
102 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
103
104static const char *imx8mm_usdhc2_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
105 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
106
107static const char *imx8mm_i2c1_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
108 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
109
110static const char *imx8mm_i2c2_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
111 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
112
113static const char *imx8mm_i2c3_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
114 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
115
116static const char *imx8mm_i2c4_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
117 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
118
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100119static const char *imx8mm_pwm1_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
120 "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
121
122static const char *imx8mm_pwm2_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
123 "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
124
125static const char *imx8mm_pwm3_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
126 "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
127
128static const char *imx8mm_pwm4_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
129 "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
130
Peng Fan525c8762019-08-19 07:54:04 +0000131static const char *imx8mm_wdog_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out",
132 "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", };
133
134static const char *imx8mm_usdhc3_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
135 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_clk", "sys_pll1_100m", };
136
Peng Fan2dff8792020-06-27 15:49:28 +0800137static const char *imx8mm_qspi_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll2_333m", "sys_pll2_500m",
138 "audio_pll2_out", "sys_pll1_266m", "sys_pll3_out", "sys_pll1_100m", };
139
Ye Li0321edb2020-04-19 02:22:09 -0700140static const char *imx8mm_usb_core_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
141 "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
142
143static const char *imx8mm_usb_phy_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
144 "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
145
Frieder Schrempf339beba2021-06-07 14:36:43 +0200146static const char *imx8mm_ecspi1_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
147 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
148
149static const char *imx8mm_ecspi2_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
150 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
151
152static const char *imx8mm_ecspi3_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
153 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
154
Peng Fan525c8762019-08-19 07:54:04 +0000155static int imx8mm_clk_probe(struct udevice *dev)
156{
157 void __iomem *base;
158
159 base = (void *)ANATOP_BASE_ADDR;
160
161 clk_dm(IMX8MM_DRAM_PLL_REF_SEL,
162 imx_clk_mux("dram_pll_ref_sel", base + 0x50, 0, 2,
163 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
164 clk_dm(IMX8MM_ARM_PLL_REF_SEL,
165 imx_clk_mux("arm_pll_ref_sel", base + 0x84, 0, 2,
166 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
167 clk_dm(IMX8MM_SYS_PLL1_REF_SEL,
168 imx_clk_mux("sys_pll1_ref_sel", base + 0x94, 0, 2,
169 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
170 clk_dm(IMX8MM_SYS_PLL2_REF_SEL,
171 imx_clk_mux("sys_pll2_ref_sel", base + 0x104, 0, 2,
172 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
173 clk_dm(IMX8MM_SYS_PLL3_REF_SEL,
174 imx_clk_mux("sys_pll3_ref_sel", base + 0x114, 0, 2,
175 pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
176
177 clk_dm(IMX8MM_DRAM_PLL,
178 imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel",
179 base + 0x50, &imx8mm_dram_pll));
180 clk_dm(IMX8MM_ARM_PLL,
181 imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel",
182 base + 0x84, &imx8mm_arm_pll));
183 clk_dm(IMX8MM_SYS_PLL1,
184 imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel",
185 base + 0x94, &imx8mm_sys_pll));
186 clk_dm(IMX8MM_SYS_PLL2,
187 imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel",
188 base + 0x104, &imx8mm_sys_pll));
189 clk_dm(IMX8MM_SYS_PLL3,
190 imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel",
191 base + 0x114, &imx8mm_sys_pll));
192
193 /* PLL bypass out */
194 clk_dm(IMX8MM_DRAM_PLL_BYPASS,
195 imx_clk_mux_flags("dram_pll_bypass", base + 0x50, 4, 1,
196 dram_pll_bypass_sels,
197 ARRAY_SIZE(dram_pll_bypass_sels),
198 CLK_SET_RATE_PARENT));
199 clk_dm(IMX8MM_ARM_PLL_BYPASS,
200 imx_clk_mux_flags("arm_pll_bypass", base + 0x84, 4, 1,
201 arm_pll_bypass_sels,
202 ARRAY_SIZE(arm_pll_bypass_sels),
203 CLK_SET_RATE_PARENT));
204 clk_dm(IMX8MM_SYS_PLL1_BYPASS,
205 imx_clk_mux_flags("sys_pll1_bypass", base + 0x94, 4, 1,
206 sys_pll1_bypass_sels,
207 ARRAY_SIZE(sys_pll1_bypass_sels),
208 CLK_SET_RATE_PARENT));
209 clk_dm(IMX8MM_SYS_PLL2_BYPASS,
210 imx_clk_mux_flags("sys_pll2_bypass", base + 0x104, 4, 1,
211 sys_pll2_bypass_sels,
212 ARRAY_SIZE(sys_pll2_bypass_sels),
213 CLK_SET_RATE_PARENT));
214 clk_dm(IMX8MM_SYS_PLL3_BYPASS,
215 imx_clk_mux_flags("sys_pll3_bypass", base + 0x114, 4, 1,
216 sys_pll3_bypass_sels,
217 ARRAY_SIZE(sys_pll3_bypass_sels),
218 CLK_SET_RATE_PARENT));
219
220 /* PLL out gate */
221 clk_dm(IMX8MM_DRAM_PLL_OUT,
222 imx_clk_gate("dram_pll_out", "dram_pll_bypass",
223 base + 0x50, 13));
224 clk_dm(IMX8MM_ARM_PLL_OUT,
225 imx_clk_gate("arm_pll_out", "arm_pll_bypass",
226 base + 0x84, 11));
227 clk_dm(IMX8MM_SYS_PLL1_OUT,
228 imx_clk_gate("sys_pll1_out", "sys_pll1_bypass",
229 base + 0x94, 11));
230 clk_dm(IMX8MM_SYS_PLL2_OUT,
231 imx_clk_gate("sys_pll2_out", "sys_pll2_bypass",
232 base + 0x104, 11));
233 clk_dm(IMX8MM_SYS_PLL3_OUT,
234 imx_clk_gate("sys_pll3_out", "sys_pll3_bypass",
235 base + 0x114, 11));
236
237 /* SYS PLL fixed output */
238 clk_dm(IMX8MM_SYS_PLL1_40M,
239 imx_clk_fixed_factor("sys_pll1_40m", "sys_pll1_out", 1, 20));
240 clk_dm(IMX8MM_SYS_PLL1_80M,
241 imx_clk_fixed_factor("sys_pll1_80m", "sys_pll1_out", 1, 10));
242 clk_dm(IMX8MM_SYS_PLL1_100M,
243 imx_clk_fixed_factor("sys_pll1_100m", "sys_pll1_out", 1, 8));
244 clk_dm(IMX8MM_SYS_PLL1_133M,
245 imx_clk_fixed_factor("sys_pll1_133m", "sys_pll1_out", 1, 6));
246 clk_dm(IMX8MM_SYS_PLL1_160M,
247 imx_clk_fixed_factor("sys_pll1_160m", "sys_pll1_out", 1, 5));
248 clk_dm(IMX8MM_SYS_PLL1_200M,
249 imx_clk_fixed_factor("sys_pll1_200m", "sys_pll1_out", 1, 4));
250 clk_dm(IMX8MM_SYS_PLL1_266M,
251 imx_clk_fixed_factor("sys_pll1_266m", "sys_pll1_out", 1, 3));
252 clk_dm(IMX8MM_SYS_PLL1_400M,
253 imx_clk_fixed_factor("sys_pll1_400m", "sys_pll1_out", 1, 2));
254 clk_dm(IMX8MM_SYS_PLL1_800M,
255 imx_clk_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1));
256
257 clk_dm(IMX8MM_SYS_PLL2_50M,
258 imx_clk_fixed_factor("sys_pll2_50m", "sys_pll2_out", 1, 20));
259 clk_dm(IMX8MM_SYS_PLL2_100M,
260 imx_clk_fixed_factor("sys_pll2_100m", "sys_pll2_out", 1, 10));
261 clk_dm(IMX8MM_SYS_PLL2_125M,
262 imx_clk_fixed_factor("sys_pll2_125m", "sys_pll2_out", 1, 8));
263 clk_dm(IMX8MM_SYS_PLL2_166M,
264 imx_clk_fixed_factor("sys_pll2_166m", "sys_pll2_out", 1, 6));
265 clk_dm(IMX8MM_SYS_PLL2_200M,
266 imx_clk_fixed_factor("sys_pll2_200m", "sys_pll2_out", 1, 5));
267 clk_dm(IMX8MM_SYS_PLL2_250M,
268 imx_clk_fixed_factor("sys_pll2_250m", "sys_pll2_out", 1, 4));
269 clk_dm(IMX8MM_SYS_PLL2_333M,
270 imx_clk_fixed_factor("sys_pll2_333m", "sys_pll2_out", 1, 3));
271 clk_dm(IMX8MM_SYS_PLL2_500M,
272 imx_clk_fixed_factor("sys_pll2_500m", "sys_pll2_out", 1, 2));
273 clk_dm(IMX8MM_SYS_PLL2_1000M,
274 imx_clk_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1));
275
276 base = dev_read_addr_ptr(dev);
Sean Andersonb58106d2019-12-24 23:57:47 -0500277 if (!base)
Peng Fan525c8762019-08-19 07:54:04 +0000278 return -EINVAL;
279
280 clk_dm(IMX8MM_CLK_A53_SRC,
281 imx_clk_mux2("arm_a53_src", base + 0x8000, 24, 3,
282 imx8mm_a53_sels, ARRAY_SIZE(imx8mm_a53_sels)));
283 clk_dm(IMX8MM_CLK_A53_CG,
284 imx_clk_gate3("arm_a53_cg", "arm_a53_src", base + 0x8000, 28));
285 clk_dm(IMX8MM_CLK_A53_DIV,
286 imx_clk_divider2("arm_a53_div", "arm_a53_cg",
287 base + 0x8000, 0, 3));
288
289 clk_dm(IMX8MM_CLK_AHB,
290 imx8m_clk_composite_critical("ahb", imx8mm_ahb_sels,
291 base + 0x9000));
292 clk_dm(IMX8MM_CLK_IPG_ROOT,
293 imx_clk_divider2("ipg_root", "ahb", base + 0x9080, 0, 1));
294
295 clk_dm(IMX8MM_CLK_ENET_AXI,
296 imx8m_clk_composite("enet_axi", imx8mm_enet_axi_sels,
297 base + 0x8880));
298 clk_dm(IMX8MM_CLK_NAND_USDHC_BUS,
299 imx8m_clk_composite_critical("nand_usdhc_bus",
300 imx8mm_nand_usdhc_sels,
301 base + 0x8900));
Ye Li0321edb2020-04-19 02:22:09 -0700302 clk_dm(IMX8MM_CLK_USB_BUS,
303 imx8m_clk_composite("usb_bus", imx8mm_usb_bus_sels, base + 0x8b80));
Peng Fan525c8762019-08-19 07:54:04 +0000304
305 /* IP */
306 clk_dm(IMX8MM_CLK_USDHC1,
307 imx8m_clk_composite("usdhc1", imx8mm_usdhc1_sels,
308 base + 0xac00));
309 clk_dm(IMX8MM_CLK_USDHC2,
310 imx8m_clk_composite("usdhc2", imx8mm_usdhc2_sels,
311 base + 0xac80));
312 clk_dm(IMX8MM_CLK_I2C1,
313 imx8m_clk_composite("i2c1", imx8mm_i2c1_sels, base + 0xad00));
314 clk_dm(IMX8MM_CLK_I2C2,
315 imx8m_clk_composite("i2c2", imx8mm_i2c2_sels, base + 0xad80));
316 clk_dm(IMX8MM_CLK_I2C3,
317 imx8m_clk_composite("i2c3", imx8mm_i2c3_sels, base + 0xae00));
318 clk_dm(IMX8MM_CLK_I2C4,
319 imx8m_clk_composite("i2c4", imx8mm_i2c4_sels, base + 0xae80));
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100320 clk_dm(IMX8MM_CLK_PWM1,
321 imx8m_clk_composite("pwm1", imx8mm_pwm1_sels, base + 0xb380));
322 clk_dm(IMX8MM_CLK_PWM2,
323 imx8m_clk_composite("pwm2", imx8mm_pwm2_sels, base + 0xb400));
324 clk_dm(IMX8MM_CLK_PWM3,
325 imx8m_clk_composite("pwm3", imx8mm_pwm3_sels, base + 0xb480));
326 clk_dm(IMX8MM_CLK_PWM4,
327 imx8m_clk_composite("pwm4", imx8mm_pwm4_sels, base + 0xb500));
Peng Fan525c8762019-08-19 07:54:04 +0000328 clk_dm(IMX8MM_CLK_WDOG,
329 imx8m_clk_composite("wdog", imx8mm_wdog_sels, base + 0xb900));
330 clk_dm(IMX8MM_CLK_USDHC3,
331 imx8m_clk_composite("usdhc3", imx8mm_usdhc3_sels,
332 base + 0xbc80));
Peng Fan2dff8792020-06-27 15:49:28 +0800333 clk_dm(IMX8MM_CLK_QSPI,
334 imx8m_clk_composite("qspi", imx8mm_qspi_sels, base + 0xab80));
Ye Li0321edb2020-04-19 02:22:09 -0700335 clk_dm(IMX8MM_CLK_USB_CORE_REF,
336 imx8m_clk_composite("usb_core_ref", imx8mm_usb_core_sels, base + 0xb100));
337 clk_dm(IMX8MM_CLK_USB_PHY_REF,
338 imx8m_clk_composite("usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180));
Frieder Schrempf339beba2021-06-07 14:36:43 +0200339 clk_dm(IMX8MM_CLK_ECSPI1,
340 imx8m_clk_composite("ecspi1", imx8mm_ecspi1_sels, base + 0xb280));
341 clk_dm(IMX8MM_CLK_ECSPI2,
342 imx8m_clk_composite("ecspi2", imx8mm_ecspi2_sels, base + 0xb300));
343 clk_dm(IMX8MM_CLK_ECSPI3,
344 imx8m_clk_composite("ecspi3", imx8mm_ecspi3_sels, base + 0xc180));
Peng Fan525c8762019-08-19 07:54:04 +0000345
Frieder Schrempf339beba2021-06-07 14:36:43 +0200346 clk_dm(IMX8MM_CLK_ECSPI1_ROOT,
347 imx_clk_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0));
348 clk_dm(IMX8MM_CLK_ECSPI2_ROOT,
349 imx_clk_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0));
350 clk_dm(IMX8MM_CLK_ECSPI3_ROOT,
351 imx_clk_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000352 clk_dm(IMX8MM_CLK_I2C1_ROOT,
353 imx_clk_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0));
354 clk_dm(IMX8MM_CLK_I2C2_ROOT,
355 imx_clk_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0));
356 clk_dm(IMX8MM_CLK_I2C3_ROOT,
357 imx_clk_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0));
358 clk_dm(IMX8MM_CLK_I2C4_ROOT,
359 imx_clk_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0));
360 clk_dm(IMX8MM_CLK_OCOTP_ROOT,
361 imx_clk_gate4("ocotp_root_clk", "ipg_root", base + 0x4220, 0));
Tommaso Merciai4c1a7182022-03-26 12:19:04 +0100362 clk_dm(IMX8MM_CLK_PWM1_ROOT,
363 imx_clk_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0));
364 clk_dm(IMX8MM_CLK_PWM2_ROOT,
365 imx_clk_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0));
366 clk_dm(IMX8MM_CLK_PWM3_ROOT,
367 imx_clk_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0));
368 clk_dm(IMX8MM_CLK_PWM4_ROOT,
369 imx_clk_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000370 clk_dm(IMX8MM_CLK_USDHC1_ROOT,
371 imx_clk_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0));
372 clk_dm(IMX8MM_CLK_USDHC2_ROOT,
373 imx_clk_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0));
374 clk_dm(IMX8MM_CLK_WDOG1_ROOT,
375 imx_clk_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0));
376 clk_dm(IMX8MM_CLK_WDOG2_ROOT,
377 imx_clk_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0));
378 clk_dm(IMX8MM_CLK_WDOG3_ROOT,
379 imx_clk_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0));
380 clk_dm(IMX8MM_CLK_USDHC3_ROOT,
381 imx_clk_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0));
Peng Fan2dff8792020-06-27 15:49:28 +0800382 clk_dm(IMX8MM_CLK_QSPI_ROOT,
383 imx_clk_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0));
Ye Li0321edb2020-04-19 02:22:09 -0700384 clk_dm(IMX8MM_CLK_USB1_CTRL_ROOT,
385 imx_clk_gate4("usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0));
Peng Fan525c8762019-08-19 07:54:04 +0000386
Peng Fanee5515d2019-10-22 03:29:48 +0000387 /* clks not needed in SPL stage */
388#ifndef CONFIG_SPL_BUILD
389 clk_dm(IMX8MM_CLK_ENET_REF,
390 imx8m_clk_composite("enet_ref", imx8mm_enet_ref_sels,
391 base + 0xa980));
392 clk_dm(IMX8MM_CLK_ENET_TIMER,
393 imx8m_clk_composite("enet_timer", imx8mm_enet_timer_sels,
394 base + 0xaa00));
395 clk_dm(IMX8MM_CLK_ENET_PHY_REF,
396 imx8m_clk_composite("enet_phy", imx8mm_enet_phy_sels,
397 base + 0xaa80));
398 clk_dm(IMX8MM_CLK_ENET1_ROOT,
399 imx_clk_gate4("enet1_root_clk", "enet_axi",
400 base + 0x40a0, 0));
401#endif
402
Peng Fan525c8762019-08-19 07:54:04 +0000403 return 0;
404}
405
406static const struct udevice_id imx8mm_clk_ids[] = {
407 { .compatible = "fsl,imx8mm-ccm" },
408 { },
409};
410
411U_BOOT_DRIVER(imx8mm_clk) = {
412 .name = "clk_imx8mm",
413 .id = UCLASS_CLK,
414 .of_match = imx8mm_clk_ids,
Sean Anderson35c84642022-03-20 16:34:46 -0400415 .ops = &ccf_clk_ops,
Peng Fan525c8762019-08-19 07:54:04 +0000416 .probe = imx8mm_clk_probe,
417 .flags = DM_FLAG_PRE_RELOC,
418};