Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright 2019 NXP |
| 4 | * Peng Fan <peng.fan@nxp.com> |
| 5 | */ |
| 6 | |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 7 | #include <clk.h> |
| 8 | #include <clk-uclass.h> |
| 9 | #include <dm.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 10 | #include <log.h> |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 11 | #include <asm/arch/clock.h> |
| 12 | #include <asm/arch/imx-regs.h> |
| 13 | #include <dt-bindings/clock/imx8mm-clock.h> |
| 14 | |
| 15 | #include "clk.h" |
| 16 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 17 | static const char * const pll_ref_sels[] = { "clock-osc-24m", "dummy", "dummy", "dummy", }; |
| 18 | static const char * const dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", }; |
| 19 | static const char * const arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", }; |
| 20 | static const char * const sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", }; |
| 21 | static const char * const sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", }; |
| 22 | static const char * const sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 23 | |
Hou Zhiqiang | 04a0643 | 2024-08-01 11:59:46 +0800 | [diff] [blame] | 24 | static const char * const imx8mm_arm_core_sels[] = {"arm_a53_src", "arm_pll_out", }; |
| 25 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 26 | static const char * const imx8mm_a53_sels[] = {"clock-osc-24m", "arm_pll_out", "sys_pll2_500m", |
| 27 | "sys_pll2_1000m", "sys_pll1_800m", "sys_pll1_400m", |
| 28 | "audio_pll1_out", "sys_pll3_out", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 29 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 30 | static const char * const imx8mm_ahb_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_800m", |
| 31 | "sys_pll1_400m", "sys_pll2_125m", "sys_pll3_out", |
| 32 | "audio_pll1_out", "video_pll1_out", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 33 | |
Simon Glass | 7ec2413 | 2024-09-29 19:49:48 -0600 | [diff] [blame] | 34 | #ifndef CONFIG_XPL_BUILD |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 35 | static const char * const imx8mm_enet_axi_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m", |
| 36 | "sys_pll2_250m", "sys_pll2_200m", "audio_pll1_out", |
| 37 | "video_pll1_out", "sys_pll3_out", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 38 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 39 | static const char * const imx8mm_enet_ref_sels[] = {"clock-osc-24m", "sys_pll2_125m", "sys_pll2_50m", |
| 40 | "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out", |
| 41 | "video_pll1_out", "clk_ext4", }; |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 42 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 43 | static const char * const imx8mm_enet_timer_sels[] = {"clock-osc-24m", "sys_pll2_100m", "audio_pll1_out", |
| 44 | "clk_ext1", "clk_ext2", "clk_ext3", |
| 45 | "clk_ext4", "video_pll1_out", }; |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 46 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 47 | static const char * const imx8mm_enet_phy_sels[] = {"clock-osc-24m", "sys_pll2_50m", "sys_pll2_125m", |
| 48 | "sys_pll2_200m", "sys_pll2_500m", "video_pll1_out", |
| 49 | "audio_pll2_out", }; |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 50 | #endif |
| 51 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 52 | static const char * const imx8mm_nand_usdhc_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m", |
| 53 | "sys_pll2_200m", "sys_pll1_133m", "sys_pll3_out", |
| 54 | "sys_pll2_250m", "audio_pll1_out", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 55 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 56 | static const char * const imx8mm_usb_bus_sels[] = {"clock-osc-24m", "sys_pll2_500m", "sys_pll1_800m", |
| 57 | "sys_pll2_100m", "sys_pll2_200m", "clk_ext2", |
| 58 | "clk_ext4", "audio_pll2_out", }; |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 59 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 60 | static const char * const imx8mm_usdhc1_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", |
| 61 | "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m", |
| 62 | "audio_pll2_out", "sys_pll1_100m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 63 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 64 | static const char * const imx8mm_usdhc2_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", |
| 65 | "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m", |
| 66 | "audio_pll2_out", "sys_pll1_100m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 67 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 68 | static const char * const imx8mm_i2c1_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", |
| 69 | "sys_pll3_out", "audio_pll1_out", "video_pll1_out", |
| 70 | "audio_pll2_out", "sys_pll1_133m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 71 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 72 | static const char * const imx8mm_i2c2_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", |
| 73 | "sys_pll3_out", "audio_pll1_out", "video_pll1_out", |
| 74 | "audio_pll2_out", "sys_pll1_133m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 75 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 76 | static const char * const imx8mm_i2c3_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", |
| 77 | "sys_pll3_out", "audio_pll1_out", "video_pll1_out", |
| 78 | "audio_pll2_out", "sys_pll1_133m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 79 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 80 | static const char * const imx8mm_i2c4_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m", |
| 81 | "sys_pll3_out", "audio_pll1_out", "video_pll1_out", |
| 82 | "audio_pll2_out", "sys_pll1_133m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 83 | |
Adam Ford | 2db56b6 | 2025-03-18 18:38:31 -0500 | [diff] [blame] | 84 | static const char * const imx8mm_uart1_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m", |
| 85 | "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext4", |
| 86 | "audio_pll2_out", }; |
| 87 | |
| 88 | static const char * const imx8mm_uart2_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m", |
| 89 | "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext3", |
| 90 | "audio_pll2_out", }; |
| 91 | |
| 92 | static const char * const imx8mm_uart3_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m", |
| 93 | "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext4", |
| 94 | "audio_pll2_out", }; |
| 95 | |
| 96 | static const char * const imx8mm_uart4_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m", |
| 97 | "sys_pll2_100m", "sys_pll3_out", "clk_ext2", "clk_ext3", |
| 98 | "audio_pll2_out", }; |
| 99 | |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 100 | #if CONFIG_IS_ENABLED(PCIE_DW_IMX) |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 101 | static const char * const imx8mm_pcie1_ctrl_sels[] = {"clock-osc-24m", "sys_pll2_250m", "sys_pll2_200m", |
| 102 | "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_500m", |
| 103 | "sys_pll2_333m", "sys_pll3_out", }; |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 104 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 105 | static const char * const imx8mm_pcie1_phy_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll2_500m", |
| 106 | "clk_ext1", "clk_ext2", "clk_ext3", |
| 107 | "clk_ext4", "sys_pll1_400m", }; |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 108 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 109 | static const char * const imx8mm_pcie1_aux_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll2_50m", |
| 110 | "sys_pll3_out", "sys_pll2_100m", "sys_pll1_80m", |
| 111 | "sys_pll1_160m", "sys_pll1_200m", }; |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 112 | #endif |
| 113 | |
Simon Glass | 7ec2413 | 2024-09-29 19:49:48 -0600 | [diff] [blame] | 114 | #ifndef CONFIG_XPL_BUILD |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 115 | static const char * const imx8mm_pwm1_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", |
| 116 | "sys_pll1_40m", "sys_pll3_out", "clk_ext1", |
| 117 | "sys_pll1_80m", "video_pll1_out", }; |
Tommaso Merciai | 4c1a718 | 2022-03-26 12:19:04 +0100 | [diff] [blame] | 118 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 119 | static const char * const imx8mm_pwm2_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", |
| 120 | "sys_pll1_40m", "sys_pll3_out", "clk_ext1", |
| 121 | "sys_pll1_80m", "video_pll1_out", }; |
Tommaso Merciai | 4c1a718 | 2022-03-26 12:19:04 +0100 | [diff] [blame] | 122 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 123 | static const char * const imx8mm_pwm3_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", |
| 124 | "sys_pll1_40m", "sys_pll3_out", "clk_ext2", |
| 125 | "sys_pll1_80m", "video_pll1_out", }; |
Tommaso Merciai | 4c1a718 | 2022-03-26 12:19:04 +0100 | [diff] [blame] | 126 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 127 | static const char * const imx8mm_pwm4_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m", |
| 128 | "sys_pll1_40m", "sys_pll3_out", "clk_ext2", |
| 129 | "sys_pll1_80m", "video_pll1_out", }; |
Fabio Estevam | 60896e0 | 2022-09-26 13:40:08 -0300 | [diff] [blame] | 130 | #endif |
Tommaso Merciai | 4c1a718 | 2022-03-26 12:19:04 +0100 | [diff] [blame] | 131 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 132 | static const char * const imx8mm_wdog_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_160m", |
| 133 | "vpu_pll_out", "sys_pll2_125m", "sys_pll3_out", |
| 134 | "sys_pll1_80m", "sys_pll2_166m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 135 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 136 | static const char * const imx8mm_usdhc3_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m", |
| 137 | "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m", |
| 138 | "audio_pll2_clk", "sys_pll1_100m", }; |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 139 | |
Fabio Estevam | 3e5255c | 2022-09-26 13:40:11 -0300 | [diff] [blame] | 140 | #if CONFIG_IS_ENABLED(NXP_FSPI) |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 141 | static const char * const imx8mm_qspi_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll2_333m", |
| 142 | "sys_pll2_500m", "audio_pll2_out", "sys_pll1_266m", |
| 143 | "sys_pll3_out", "sys_pll1_100m", }; |
Fabio Estevam | 3e5255c | 2022-09-26 13:40:11 -0300 | [diff] [blame] | 144 | #endif |
Peng Fan | 2dff879 | 2020-06-27 15:49:28 +0800 | [diff] [blame] | 145 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 146 | static const char * const imx8mm_usb_core_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m", |
| 147 | "sys_pll2_100m", "sys_pll2_200m", "clk_ext2", |
| 148 | "clk_ext3", "audio_pll2_out", }; |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 149 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 150 | static const char * const imx8mm_usb_phy_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m", |
| 151 | "sys_pll2_100m", "sys_pll2_200m", "clk_ext2", |
| 152 | "clk_ext3", "audio_pll2_out", }; |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 153 | |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 154 | #if CONFIG_IS_ENABLED(DM_SPI) |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 155 | static const char * const imx8mm_ecspi1_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", |
| 156 | "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out", |
| 157 | "sys_pll2_250m", "audio_pll2_out", }; |
Frieder Schrempf | 339beba | 2021-06-07 14:36:43 +0200 | [diff] [blame] | 158 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 159 | static const char * const imx8mm_ecspi2_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", |
| 160 | "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out", |
| 161 | "sys_pll2_250m", "audio_pll2_out", }; |
Frieder Schrempf | 339beba | 2021-06-07 14:36:43 +0200 | [diff] [blame] | 162 | |
Michael Trimarchi | 0e9e169 | 2024-07-07 10:20:00 +0200 | [diff] [blame] | 163 | static const char * const imx8mm_ecspi3_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m", |
| 164 | "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out", |
| 165 | "sys_pll2_250m", "audio_pll2_out", }; |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 166 | #endif |
Frieder Schrempf | 339beba | 2021-06-07 14:36:43 +0200 | [diff] [blame] | 167 | |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 168 | static int imx8mm_clk_probe(struct udevice *dev) |
| 169 | { |
| 170 | void __iomem *base; |
| 171 | |
| 172 | base = (void *)ANATOP_BASE_ADDR; |
| 173 | |
| 174 | clk_dm(IMX8MM_DRAM_PLL_REF_SEL, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 175 | imx_clk_mux(dev, "dram_pll_ref_sel", base + 0x50, 0, 2, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 176 | pll_ref_sels, ARRAY_SIZE(pll_ref_sels))); |
| 177 | clk_dm(IMX8MM_ARM_PLL_REF_SEL, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 178 | imx_clk_mux(dev, "arm_pll_ref_sel", base + 0x84, 0, 2, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 179 | pll_ref_sels, ARRAY_SIZE(pll_ref_sels))); |
| 180 | clk_dm(IMX8MM_SYS_PLL1_REF_SEL, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 181 | imx_clk_mux(dev, "sys_pll1_ref_sel", base + 0x94, 0, 2, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 182 | pll_ref_sels, ARRAY_SIZE(pll_ref_sels))); |
| 183 | clk_dm(IMX8MM_SYS_PLL2_REF_SEL, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 184 | imx_clk_mux(dev, "sys_pll2_ref_sel", base + 0x104, 0, 2, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 185 | pll_ref_sels, ARRAY_SIZE(pll_ref_sels))); |
| 186 | clk_dm(IMX8MM_SYS_PLL3_REF_SEL, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 187 | imx_clk_mux(dev, "sys_pll3_ref_sel", base + 0x114, 0, 2, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 188 | pll_ref_sels, ARRAY_SIZE(pll_ref_sels))); |
| 189 | |
| 190 | clk_dm(IMX8MM_DRAM_PLL, |
| 191 | imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel", |
Angus Ainslie | 73d75ec | 2022-03-29 07:02:40 -0700 | [diff] [blame] | 192 | base + 0x50, &imx_1443x_dram_pll)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 193 | clk_dm(IMX8MM_ARM_PLL, |
| 194 | imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel", |
Angus Ainslie | 73d75ec | 2022-03-29 07:02:40 -0700 | [diff] [blame] | 195 | base + 0x84, &imx_1416x_pll)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 196 | clk_dm(IMX8MM_SYS_PLL1, |
| 197 | imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel", |
Angus Ainslie | 73d75ec | 2022-03-29 07:02:40 -0700 | [diff] [blame] | 198 | base + 0x94, &imx_1416x_pll)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 199 | clk_dm(IMX8MM_SYS_PLL2, |
| 200 | imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel", |
Angus Ainslie | 73d75ec | 2022-03-29 07:02:40 -0700 | [diff] [blame] | 201 | base + 0x104, &imx_1416x_pll)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 202 | clk_dm(IMX8MM_SYS_PLL3, |
| 203 | imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel", |
Angus Ainslie | 73d75ec | 2022-03-29 07:02:40 -0700 | [diff] [blame] | 204 | base + 0x114, &imx_1416x_pll)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 205 | |
| 206 | /* PLL bypass out */ |
| 207 | clk_dm(IMX8MM_DRAM_PLL_BYPASS, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 208 | imx_clk_mux_flags(dev, "dram_pll_bypass", base + 0x50, 4, 1, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 209 | dram_pll_bypass_sels, |
| 210 | ARRAY_SIZE(dram_pll_bypass_sels), |
| 211 | CLK_SET_RATE_PARENT)); |
| 212 | clk_dm(IMX8MM_ARM_PLL_BYPASS, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 213 | imx_clk_mux_flags(dev, "arm_pll_bypass", base + 0x84, 4, 1, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 214 | arm_pll_bypass_sels, |
| 215 | ARRAY_SIZE(arm_pll_bypass_sels), |
| 216 | CLK_SET_RATE_PARENT)); |
| 217 | clk_dm(IMX8MM_SYS_PLL1_BYPASS, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 218 | imx_clk_mux_flags(dev, "sys_pll1_bypass", base + 0x94, 4, 1, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 219 | sys_pll1_bypass_sels, |
| 220 | ARRAY_SIZE(sys_pll1_bypass_sels), |
| 221 | CLK_SET_RATE_PARENT)); |
| 222 | clk_dm(IMX8MM_SYS_PLL2_BYPASS, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 223 | imx_clk_mux_flags(dev, "sys_pll2_bypass", base + 0x104, 4, 1, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 224 | sys_pll2_bypass_sels, |
| 225 | ARRAY_SIZE(sys_pll2_bypass_sels), |
| 226 | CLK_SET_RATE_PARENT)); |
| 227 | clk_dm(IMX8MM_SYS_PLL3_BYPASS, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 228 | imx_clk_mux_flags(dev, "sys_pll3_bypass", base + 0x114, 4, 1, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 229 | sys_pll3_bypass_sels, |
| 230 | ARRAY_SIZE(sys_pll3_bypass_sels), |
| 231 | CLK_SET_RATE_PARENT)); |
| 232 | |
| 233 | /* PLL out gate */ |
| 234 | clk_dm(IMX8MM_DRAM_PLL_OUT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 235 | imx_clk_gate(dev, "dram_pll_out", "dram_pll_bypass", |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 236 | base + 0x50, 13)); |
| 237 | clk_dm(IMX8MM_ARM_PLL_OUT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 238 | imx_clk_gate(dev, "arm_pll_out", "arm_pll_bypass", |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 239 | base + 0x84, 11)); |
| 240 | clk_dm(IMX8MM_SYS_PLL1_OUT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 241 | imx_clk_gate(dev, "sys_pll1_out", "sys_pll1_bypass", |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 242 | base + 0x94, 11)); |
| 243 | clk_dm(IMX8MM_SYS_PLL2_OUT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 244 | imx_clk_gate(dev, "sys_pll2_out", "sys_pll2_bypass", |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 245 | base + 0x104, 11)); |
| 246 | clk_dm(IMX8MM_SYS_PLL3_OUT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 247 | imx_clk_gate(dev, "sys_pll3_out", "sys_pll3_bypass", |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 248 | base + 0x114, 11)); |
| 249 | |
| 250 | /* SYS PLL fixed output */ |
| 251 | clk_dm(IMX8MM_SYS_PLL1_40M, |
| 252 | imx_clk_fixed_factor("sys_pll1_40m", "sys_pll1_out", 1, 20)); |
| 253 | clk_dm(IMX8MM_SYS_PLL1_80M, |
| 254 | imx_clk_fixed_factor("sys_pll1_80m", "sys_pll1_out", 1, 10)); |
| 255 | clk_dm(IMX8MM_SYS_PLL1_100M, |
| 256 | imx_clk_fixed_factor("sys_pll1_100m", "sys_pll1_out", 1, 8)); |
| 257 | clk_dm(IMX8MM_SYS_PLL1_133M, |
| 258 | imx_clk_fixed_factor("sys_pll1_133m", "sys_pll1_out", 1, 6)); |
| 259 | clk_dm(IMX8MM_SYS_PLL1_160M, |
| 260 | imx_clk_fixed_factor("sys_pll1_160m", "sys_pll1_out", 1, 5)); |
| 261 | clk_dm(IMX8MM_SYS_PLL1_200M, |
| 262 | imx_clk_fixed_factor("sys_pll1_200m", "sys_pll1_out", 1, 4)); |
| 263 | clk_dm(IMX8MM_SYS_PLL1_266M, |
| 264 | imx_clk_fixed_factor("sys_pll1_266m", "sys_pll1_out", 1, 3)); |
| 265 | clk_dm(IMX8MM_SYS_PLL1_400M, |
| 266 | imx_clk_fixed_factor("sys_pll1_400m", "sys_pll1_out", 1, 2)); |
| 267 | clk_dm(IMX8MM_SYS_PLL1_800M, |
| 268 | imx_clk_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1)); |
| 269 | |
| 270 | clk_dm(IMX8MM_SYS_PLL2_50M, |
| 271 | imx_clk_fixed_factor("sys_pll2_50m", "sys_pll2_out", 1, 20)); |
| 272 | clk_dm(IMX8MM_SYS_PLL2_100M, |
| 273 | imx_clk_fixed_factor("sys_pll2_100m", "sys_pll2_out", 1, 10)); |
| 274 | clk_dm(IMX8MM_SYS_PLL2_125M, |
| 275 | imx_clk_fixed_factor("sys_pll2_125m", "sys_pll2_out", 1, 8)); |
| 276 | clk_dm(IMX8MM_SYS_PLL2_166M, |
| 277 | imx_clk_fixed_factor("sys_pll2_166m", "sys_pll2_out", 1, 6)); |
| 278 | clk_dm(IMX8MM_SYS_PLL2_200M, |
| 279 | imx_clk_fixed_factor("sys_pll2_200m", "sys_pll2_out", 1, 5)); |
| 280 | clk_dm(IMX8MM_SYS_PLL2_250M, |
| 281 | imx_clk_fixed_factor("sys_pll2_250m", "sys_pll2_out", 1, 4)); |
| 282 | clk_dm(IMX8MM_SYS_PLL2_333M, |
| 283 | imx_clk_fixed_factor("sys_pll2_333m", "sys_pll2_out", 1, 3)); |
| 284 | clk_dm(IMX8MM_SYS_PLL2_500M, |
| 285 | imx_clk_fixed_factor("sys_pll2_500m", "sys_pll2_out", 1, 2)); |
| 286 | clk_dm(IMX8MM_SYS_PLL2_1000M, |
| 287 | imx_clk_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1)); |
| 288 | |
| 289 | base = dev_read_addr_ptr(dev); |
Sean Anderson | b58106d | 2019-12-24 23:57:47 -0500 | [diff] [blame] | 290 | if (!base) |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 291 | return -EINVAL; |
| 292 | |
| 293 | clk_dm(IMX8MM_CLK_A53_SRC, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 294 | imx_clk_mux2(dev, "arm_a53_src", base + 0x8000, 24, 3, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 295 | imx8mm_a53_sels, ARRAY_SIZE(imx8mm_a53_sels))); |
| 296 | clk_dm(IMX8MM_CLK_A53_CG, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 297 | imx_clk_gate3(dev, "arm_a53_cg", "arm_a53_src", base + 0x8000, 28)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 298 | clk_dm(IMX8MM_CLK_A53_DIV, |
| 299 | imx_clk_divider2("arm_a53_div", "arm_a53_cg", |
| 300 | base + 0x8000, 0, 3)); |
| 301 | |
| 302 | clk_dm(IMX8MM_CLK_AHB, |
| 303 | imx8m_clk_composite_critical("ahb", imx8mm_ahb_sels, |
| 304 | base + 0x9000)); |
| 305 | clk_dm(IMX8MM_CLK_IPG_ROOT, |
| 306 | imx_clk_divider2("ipg_root", "ahb", base + 0x9080, 0, 1)); |
| 307 | |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 308 | clk_dm(IMX8MM_CLK_NAND_USDHC_BUS, |
| 309 | imx8m_clk_composite_critical("nand_usdhc_bus", |
| 310 | imx8mm_nand_usdhc_sels, |
| 311 | base + 0x8900)); |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 312 | clk_dm(IMX8MM_CLK_USB_BUS, |
| 313 | imx8m_clk_composite("usb_bus", imx8mm_usb_bus_sels, base + 0x8b80)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 314 | |
| 315 | /* IP */ |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 316 | #if CONFIG_IS_ENABLED(PCIE_DW_IMX) |
| 317 | clk_dm(IMX8MM_CLK_PCIE1_CTRL, |
| 318 | imx8m_clk_composite("pcie1_ctrl", imx8mm_pcie1_ctrl_sels, |
| 319 | base + 0xa300)); |
| 320 | clk_dm(IMX8MM_CLK_PCIE1_PHY, |
| 321 | imx8m_clk_composite("pcie1_phy", imx8mm_pcie1_phy_sels, |
| 322 | base + 0xa380)); |
| 323 | clk_dm(IMX8MM_CLK_PCIE1_AUX, |
| 324 | imx8m_clk_composite("pcie1_aux", imx8mm_pcie1_aux_sels, |
| 325 | base + 0xa400)); |
| 326 | #endif |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 327 | clk_dm(IMX8MM_CLK_USDHC1, |
| 328 | imx8m_clk_composite("usdhc1", imx8mm_usdhc1_sels, |
| 329 | base + 0xac00)); |
| 330 | clk_dm(IMX8MM_CLK_USDHC2, |
| 331 | imx8m_clk_composite("usdhc2", imx8mm_usdhc2_sels, |
| 332 | base + 0xac80)); |
| 333 | clk_dm(IMX8MM_CLK_I2C1, |
| 334 | imx8m_clk_composite("i2c1", imx8mm_i2c1_sels, base + 0xad00)); |
| 335 | clk_dm(IMX8MM_CLK_I2C2, |
| 336 | imx8m_clk_composite("i2c2", imx8mm_i2c2_sels, base + 0xad80)); |
| 337 | clk_dm(IMX8MM_CLK_I2C3, |
| 338 | imx8m_clk_composite("i2c3", imx8mm_i2c3_sels, base + 0xae00)); |
| 339 | clk_dm(IMX8MM_CLK_I2C4, |
| 340 | imx8m_clk_composite("i2c4", imx8mm_i2c4_sels, base + 0xae80)); |
Adam Ford | 2db56b6 | 2025-03-18 18:38:31 -0500 | [diff] [blame] | 341 | |
| 342 | clk_dm(IMX8MM_CLK_UART1, |
| 343 | imx8m_clk_composite("uart1", imx8mm_uart1_sels, base + 0xaf00)); |
| 344 | clk_dm(IMX8MM_CLK_UART2, |
| 345 | imx8m_clk_composite("uart2", imx8mm_uart2_sels, base + 0xaf80)); |
| 346 | clk_dm(IMX8MM_CLK_UART3, |
| 347 | imx8m_clk_composite("uart3", imx8mm_uart3_sels, base + 0xb000)); |
| 348 | clk_dm(IMX8MM_CLK_UART4, |
| 349 | imx8m_clk_composite("uart4", imx8mm_uart4_sels, base + 0xb080)); |
| 350 | clk_dm(IMX8MM_CLK_UART1_ROOT, |
| 351 | imx_clk_gate4("uart1_root_clk", "uart1", base + 0x4490, 0)); |
| 352 | clk_dm(IMX8MM_CLK_UART2_ROOT, |
| 353 | imx_clk_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0)); |
| 354 | clk_dm(IMX8MM_CLK_UART3_ROOT, |
| 355 | imx_clk_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0)); |
| 356 | clk_dm(IMX8MM_CLK_UART4_ROOT, |
| 357 | imx_clk_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0)); |
| 358 | |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 359 | clk_dm(IMX8MM_CLK_WDOG, |
| 360 | imx8m_clk_composite("wdog", imx8mm_wdog_sels, base + 0xb900)); |
| 361 | clk_dm(IMX8MM_CLK_USDHC3, |
| 362 | imx8m_clk_composite("usdhc3", imx8mm_usdhc3_sels, |
| 363 | base + 0xbc80)); |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 364 | clk_dm(IMX8MM_CLK_USB_CORE_REF, |
| 365 | imx8m_clk_composite("usb_core_ref", imx8mm_usb_core_sels, base + 0xb100)); |
| 366 | clk_dm(IMX8MM_CLK_USB_PHY_REF, |
| 367 | imx8m_clk_composite("usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 368 | clk_dm(IMX8MM_CLK_I2C1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 369 | imx_clk_gate4(dev, "i2c1_root_clk", "i2c1", base + 0x4170, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 370 | clk_dm(IMX8MM_CLK_I2C2_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 371 | imx_clk_gate4(dev, "i2c2_root_clk", "i2c2", base + 0x4180, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 372 | clk_dm(IMX8MM_CLK_I2C3_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 373 | imx_clk_gate4(dev, "i2c3_root_clk", "i2c3", base + 0x4190, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 374 | clk_dm(IMX8MM_CLK_I2C4_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 375 | imx_clk_gate4(dev, "i2c4_root_clk", "i2c4", base + 0x41a0, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 376 | clk_dm(IMX8MM_CLK_OCOTP_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 377 | imx_clk_gate4(dev, "ocotp_root_clk", "ipg_root", base + 0x4220, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 378 | clk_dm(IMX8MM_CLK_USDHC1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 379 | imx_clk_gate4(dev, "usdhc1_root_clk", "usdhc1", base + 0x4510, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 380 | clk_dm(IMX8MM_CLK_USDHC2_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 381 | imx_clk_gate4(dev, "usdhc2_root_clk", "usdhc2", base + 0x4520, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 382 | clk_dm(IMX8MM_CLK_WDOG1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 383 | imx_clk_gate4(dev, "wdog1_root_clk", "wdog", base + 0x4530, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 384 | clk_dm(IMX8MM_CLK_WDOG2_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 385 | imx_clk_gate4(dev, "wdog2_root_clk", "wdog", base + 0x4540, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 386 | clk_dm(IMX8MM_CLK_WDOG3_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 387 | imx_clk_gate4(dev, "wdog3_root_clk", "wdog", base + 0x4550, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 388 | clk_dm(IMX8MM_CLK_USDHC3_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 389 | imx_clk_gate4(dev, "usdhc3_root_clk", "usdhc3", base + 0x45e0, 0)); |
Ye Li | 0321edb | 2020-04-19 02:22:09 -0700 | [diff] [blame] | 390 | clk_dm(IMX8MM_CLK_USB1_CTRL_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 391 | imx_clk_gate4(dev, "usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0)); |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 392 | |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 393 | /* clks not needed in SPL stage */ |
Simon Glass | 7ec2413 | 2024-09-29 19:49:48 -0600 | [diff] [blame] | 394 | #ifndef CONFIG_XPL_BUILD |
Fabio Estevam | 704aa87 | 2022-09-26 13:40:09 -0300 | [diff] [blame] | 395 | clk_dm(IMX8MM_CLK_ENET_AXI, |
| 396 | imx8m_clk_composite("enet_axi", imx8mm_enet_axi_sels, |
| 397 | base + 0x8880)); |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 398 | clk_dm(IMX8MM_CLK_ENET_REF, |
| 399 | imx8m_clk_composite("enet_ref", imx8mm_enet_ref_sels, |
| 400 | base + 0xa980)); |
| 401 | clk_dm(IMX8MM_CLK_ENET_TIMER, |
| 402 | imx8m_clk_composite("enet_timer", imx8mm_enet_timer_sels, |
| 403 | base + 0xaa00)); |
| 404 | clk_dm(IMX8MM_CLK_ENET_PHY_REF, |
| 405 | imx8m_clk_composite("enet_phy", imx8mm_enet_phy_sels, |
| 406 | base + 0xaa80)); |
| 407 | clk_dm(IMX8MM_CLK_ENET1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 408 | imx_clk_gate4(dev, "enet1_root_clk", "enet_axi", |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 409 | base + 0x40a0, 0)); |
Fabio Estevam | 60896e0 | 2022-09-26 13:40:08 -0300 | [diff] [blame] | 410 | clk_dm(IMX8MM_CLK_PWM1, |
| 411 | imx8m_clk_composite("pwm1", imx8mm_pwm1_sels, base + 0xb380)); |
| 412 | clk_dm(IMX8MM_CLK_PWM2, |
| 413 | imx8m_clk_composite("pwm2", imx8mm_pwm2_sels, base + 0xb400)); |
| 414 | clk_dm(IMX8MM_CLK_PWM3, |
| 415 | imx8m_clk_composite("pwm3", imx8mm_pwm3_sels, base + 0xb480)); |
| 416 | clk_dm(IMX8MM_CLK_PWM4, |
| 417 | imx8m_clk_composite("pwm4", imx8mm_pwm4_sels, base + 0xb500)); |
| 418 | clk_dm(IMX8MM_CLK_PWM1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 419 | imx_clk_gate4(dev, "pwm1_root_clk", "pwm1", base + 0x4280, 0)); |
Fabio Estevam | 60896e0 | 2022-09-26 13:40:08 -0300 | [diff] [blame] | 420 | clk_dm(IMX8MM_CLK_PWM2_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 421 | imx_clk_gate4(dev, "pwm2_root_clk", "pwm2", base + 0x4290, 0)); |
Fabio Estevam | 60896e0 | 2022-09-26 13:40:08 -0300 | [diff] [blame] | 422 | clk_dm(IMX8MM_CLK_PWM3_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 423 | imx_clk_gate4(dev, "pwm3_root_clk", "pwm3", base + 0x42a0, 0)); |
Fabio Estevam | 60896e0 | 2022-09-26 13:40:08 -0300 | [diff] [blame] | 424 | clk_dm(IMX8MM_CLK_PWM4_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 425 | imx_clk_gate4(dev, "pwm4_root_clk", "pwm4", base + 0x42b0, 0)); |
Peng Fan | ee5515d | 2019-10-22 03:29:48 +0000 | [diff] [blame] | 426 | #endif |
| 427 | |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 428 | #if CONFIG_IS_ENABLED(PCIE_DW_IMX) |
| 429 | clk_dm(IMX8MM_CLK_PCIE1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 430 | imx_clk_gate4(dev, "pcie1_root_clk", "pcie1_ctrl", base + 0x4250, 0)); |
Tim Harvey | ff46558 | 2024-04-19 08:29:00 -0700 | [diff] [blame] | 431 | #endif |
| 432 | |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 433 | #if CONFIG_IS_ENABLED(DM_SPI) |
| 434 | clk_dm(IMX8MM_CLK_ECSPI1, |
| 435 | imx8m_clk_composite("ecspi1", imx8mm_ecspi1_sels, base + 0xb280)); |
| 436 | clk_dm(IMX8MM_CLK_ECSPI2, |
| 437 | imx8m_clk_composite("ecspi2", imx8mm_ecspi2_sels, base + 0xb300)); |
| 438 | clk_dm(IMX8MM_CLK_ECSPI3, |
| 439 | imx8m_clk_composite("ecspi3", imx8mm_ecspi3_sels, base + 0xc180)); |
| 440 | |
| 441 | clk_dm(IMX8MM_CLK_ECSPI1_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 442 | imx_clk_gate4(dev, "ecspi1_root_clk", "ecspi1", base + 0x4070, 0)); |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 443 | clk_dm(IMX8MM_CLK_ECSPI2_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 444 | imx_clk_gate4(dev, "ecspi2_root_clk", "ecspi2", base + 0x4080, 0)); |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 445 | clk_dm(IMX8MM_CLK_ECSPI3_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 446 | imx_clk_gate4(dev, "ecspi3_root_clk", "ecspi3", base + 0x4090, 0)); |
Fabio Estevam | 0b3fa1b | 2022-09-26 13:40:10 -0300 | [diff] [blame] | 447 | #endif |
| 448 | |
Fabio Estevam | 3e5255c | 2022-09-26 13:40:11 -0300 | [diff] [blame] | 449 | #if CONFIG_IS_ENABLED(NXP_FSPI) |
| 450 | clk_dm(IMX8MM_CLK_QSPI, |
| 451 | imx8m_clk_composite("qspi", imx8mm_qspi_sels, base + 0xab80)); |
| 452 | clk_dm(IMX8MM_CLK_QSPI_ROOT, |
Marek Vasut | 6922047 | 2025-03-23 16:58:40 +0100 | [diff] [blame^] | 453 | imx_clk_gate4(dev, "qspi_root_clk", "qspi", base + 0x42f0, 0)); |
Fabio Estevam | 3e5255c | 2022-09-26 13:40:11 -0300 | [diff] [blame] | 454 | #endif |
| 455 | |
Hou Zhiqiang | 04a0643 | 2024-08-01 11:59:46 +0800 | [diff] [blame] | 456 | clk_dm(IMX8MM_CLK_ARM, |
Marek Vasut | 33480a9 | 2025-03-23 16:58:34 +0100 | [diff] [blame] | 457 | imx_clk_mux2_flags(dev, "arm_core", base + 0x9880, 24, 1, |
Hou Zhiqiang | 04a0643 | 2024-08-01 11:59:46 +0800 | [diff] [blame] | 458 | imx8mm_arm_core_sels, |
| 459 | ARRAY_SIZE(imx8mm_arm_core_sels), |
| 460 | CLK_IS_CRITICAL)); |
| 461 | |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 462 | return 0; |
| 463 | } |
| 464 | |
| 465 | static const struct udevice_id imx8mm_clk_ids[] = { |
| 466 | { .compatible = "fsl,imx8mm-ccm" }, |
| 467 | { }, |
| 468 | }; |
| 469 | |
| 470 | U_BOOT_DRIVER(imx8mm_clk) = { |
| 471 | .name = "clk_imx8mm", |
| 472 | .id = UCLASS_CLK, |
| 473 | .of_match = imx8mm_clk_ids, |
Sean Anderson | 35c8464 | 2022-03-20 16:34:46 -0400 | [diff] [blame] | 474 | .ops = &ccf_clk_ops, |
Peng Fan | 525c876 | 2019-08-19 07:54:04 +0000 | [diff] [blame] | 475 | .probe = imx8mm_clk_probe, |
| 476 | .flags = DM_FLAG_PRE_RELOC, |
| 477 | }; |