blob: 1e627ba6037e4efb579ff3e8917cbf8925190d14 [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00006 */
7
8#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07009#include <dm.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren41b68382011-01-27 10:58:05 +000011#include <ns16550.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000012#include <linux/compiler.h>
Stephen Warren3ffd0902015-08-07 16:12:45 -060013#include <linux/sizes.h>
Tom Warren41b68382011-01-27 10:58:05 +000014#include <asm/io.h>
Simon Glass16134fd2011-08-30 06:23:13 +000015#include <asm/arch/clock.h>
Lucas Stach04585842012-09-29 10:02:09 +000016#include <asm/arch/funcmux.h>
Tom Warren41b68382011-01-27 10:58:05 +000017#include <asm/arch/pinmux.h>
Simon Glasse772be82012-04-02 13:18:54 +000018#include <asm/arch/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070019#include <asm/arch/tegra.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070020#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070021#include <asm/arch-tegra/board.h>
22#include <asm/arch-tegra/clk_rst.h>
23#include <asm/arch-tegra/pmc.h>
24#include <asm/arch-tegra/sys_proto.h>
25#include <asm/arch-tegra/uart.h>
26#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090027#include <asm/arch-tegra/gpu.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000028#ifdef CONFIG_TEGRA_CLOCK_SCALING
29#include <asm/arch/emc.h>
30#endif
Lucas Stach26c32162013-02-07 07:16:29 +000031#include <asm/arch-tegra/usb.h>
Stephen Warren5a44ab42016-01-26 10:59:42 -070032#ifdef CONFIG_USB_EHCI_TEGRA
Mateusz Zalegad862f892013-10-04 19:22:26 +020033#include <usb.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000034#endif
Thierry Redingf202e022014-12-09 22:25:09 -070035#include <asm/arch-tegra/xusb-padctl.h>
Simon Glass0655c912015-04-14 21:03:28 -060036#include <power/as3722.h>
Simon Glass87cc3d12012-02-03 15:13:57 +000037#include <i2c.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000038#include <spi.h>
Jimmy Zhanga308d462012-04-10 05:17:06 +000039#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000040
41DECLARE_GLOBAL_DATA_PTR;
42
Simon Glass74472ac2014-11-10 17:16:51 -070043#ifdef CONFIG_SPL_BUILD
44/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
45U_BOOT_DEVICE(tegra_gpios) = {
46 "gpio_tegra"
47};
48#endif
49
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020050__weak void pinmux_init(void) {}
51__weak void pin_mux_usb(void) {}
52__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060053__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020054__weak void gpio_early_init_uart(void) {}
55__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070056__weak void start_cpu_fan(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000057
Tom Warren6b33c832014-01-24 12:46:11 -070058#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020059__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000060{
61 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
62}
Tom Warren6b33c832014-01-24 12:46:11 -070063#endif
Lucas Stach04585842012-09-29 10:02:09 +000064
Tom Warren41b68382011-01-27 10:58:05 +000065/*
Wei Ni39d45ed2012-04-02 13:18:58 +000066 * Routine: power_det_init
67 * Description: turn off power detects
68 */
69static void power_det_init(void)
70{
Allen Martin55d98a12012-08-31 08:30:00 +000071#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070072 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000073
74 /* turn off power detects */
75 writel(0, &pmc->pmc_pwr_det_latch);
76 writel(0, &pmc->pmc_pwr_det);
77#endif
78}
Simon Glass675804d2015-04-14 21:03:24 -060079
Simon Glass69c93c72015-04-14 21:03:25 -060080__weak int tegra_board_id(void)
81{
82 return -1;
83}
84
Simon Glass675804d2015-04-14 21:03:24 -060085#ifdef CONFIG_DISPLAY_BOARDINFO
86int checkboard(void)
87{
Simon Glass69c93c72015-04-14 21:03:25 -060088 int board_id = tegra_board_id();
89
90 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
91 if (board_id != -1)
92 printf(", ID: %d\n", board_id);
93 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -060094
95 return 0;
96}
97#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +000098
Simon Glass0cf62dd2015-04-14 21:03:27 -060099__weak int tegra_lcd_pmic_init(int board_it)
100{
101 return 0;
102}
103
Simon Glass44a68082015-06-05 14:39:42 -0600104__weak int nvidia_board_init(void)
105{
106 return 0;
107}
108
Wei Ni39d45ed2012-04-02 13:18:58 +0000109/*
Tom Warren41b68382011-01-27 10:58:05 +0000110 * Routine: board_init
111 * Description: Early hardware init.
112 */
113int board_init(void)
114{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000115 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600116 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000117
Simon Glass704e60d2011-11-05 04:46:51 +0000118 /* Do clocks and UART first so that printf() works */
Simon Glassc2ea5e42011-09-21 12:40:04 +0000119 clock_init();
120 clock_verify();
121
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900122 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900123
Simon Glass1121b1b2014-10-13 23:42:13 -0600124#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000125 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000126#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000127
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900128#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600129 pin_mux_mmc();
130#endif
131
Simon Glasseb210832016-01-30 16:37:48 -0700132 /* Init is handled automatically in the driver-model case */
Simon Glassd5f36132016-01-30 16:38:02 -0700133#if defined(CONFIG_DM_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000134 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700135#endif
Tom Warren41b68382011-01-27 10:58:05 +0000136 /* boot param addr */
137 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000138
139 power_det_init();
140
Simon Glass026fefb2012-10-30 07:28:53 +0000141#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000142# ifdef CONFIG_TEGRA_PMU
143 if (pmu_set_nominal())
144 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000145# ifdef CONFIG_TEGRA_CLOCK_SCALING
146 err = board_emc_init();
147 if (err)
148 debug("Memory controller init failed: %d\n", err);
149# endif
150# endif /* CONFIG_TEGRA_PMU */
Simon Glass81a33562017-04-26 22:27:44 -0600151#ifdef CONFIG_PMIC_AS3722
Simon Glass0655c912015-04-14 21:03:28 -0600152 err = as3722_init(NULL);
153 if (err && err != -ENODEV)
154 return err;
155#endif
Simon Glass026fefb2012-10-30 07:28:53 +0000156#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000157
Simon Glass5d73a8d2012-02-27 10:52:50 +0000158#ifdef CONFIG_USB_EHCI_TEGRA
159 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000160#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200161
Simon Glassd5f36132016-01-30 16:38:02 -0700162#if defined(CONFIG_DM_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600163 board_id = tegra_board_id();
164 err = tegra_lcd_pmic_init(board_id);
165 if (err)
166 return err;
Simon Glass3e2b2d92016-01-30 16:37:49 -0700167#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000168
Lucas Stach04585842012-09-29 10:02:09 +0000169#ifdef CONFIG_TEGRA_NAND
170 pin_mux_nand();
171#endif
172
Thierry Redingf202e022014-12-09 22:25:09 -0700173 tegra_xusb_padctl_init(gd->fdt_blob);
174
Tom Warren22562a42012-09-04 17:00:24 -0700175#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000176 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
177 warmboot_save_sdram_params();
178
Simon Glass8cc8f612012-04-02 13:18:57 +0000179 /* prepare the WB code to LP0 location */
180 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
181#endif
Simon Glass44a68082015-06-05 14:39:42 -0600182 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000183}
Simon Glassdfcee792011-09-21 12:40:03 +0000184
185#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000186static void __gpio_early_init(void)
187{
188}
189
190void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
191
Simon Glassdfcee792011-09-21 12:40:03 +0000192int board_early_init_f(void)
193{
Simon Glass2b4029a2017-05-31 17:57:16 -0600194 if (!clock_early_init_done())
195 clock_early_init();
196
Stephen Warren5a44ab42016-01-26 10:59:42 -0700197#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
198#define USBCMD_FS2 (1 << 15)
199 {
200 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
201 writel(USBCMD_FS2, &usbctlr->usb_cmd);
202 }
203#endif
204
Thierry Redingff81d752015-07-28 11:35:53 +0200205 /* Do any special system timer/TSC setup */
206#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
207 if (!tegra_cpu_is_non_secure())
208#endif
209 arch_timer_init();
210
Tom Warrend32b2a42012-12-11 13:34:17 +0000211 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000212 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000213
214 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000215 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000216 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000217
Simon Glassdfcee792011-09-21 12:40:03 +0000218 return 0;
219}
220#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000221
222int board_late_init(void)
223{
Stephen Warren8d1fb312015-01-19 16:25:52 -0700224#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
225 if (tegra_cpu_is_non_secure()) {
226 printf("CPU is in NS mode\n");
227 setenv("cpu_ns_mode", "1");
228 } else {
229 setenv("cpu_ns_mode", "");
230 }
231#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700232 start_cpu_fan();
233
Simon Glass4f476f32012-10-17 13:24:52 +0000234 return 0;
235}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600236
Stephen Warren3ffd0902015-08-07 16:12:45 -0600237/*
238 * In some SW environments, a memory carve-out exists to house a secure
239 * monitor, a trusted OS, and/or various statically allocated media buffers.
240 *
241 * This carveout exists at the highest possible address that is within a
242 * 32-bit physical address space.
243 *
244 * This function returns the total size of this carve-out. At present, the
245 * returned value is hard-coded for simplicity. In the future, it may be
246 * possible to determine the carve-out size:
247 * - By querying some run-time information source, such as:
248 * - A structure passed to U-Boot by earlier boot software.
249 * - SoC registers.
250 * - A call into the secure monitor.
251 * - In the per-board U-Boot configuration header, based on knowledge of the
252 * SW environment that U-Boot is being built for.
253 *
254 * For now, we support two configurations in U-Boot:
255 * - 32-bit ports without any form of carve-out.
256 * - 64 bit ports which are assumed to use a carve-out of a conservatively
257 * hard-coded size.
258 */
259static ulong carveout_size(void)
260{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600261#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600262 return SZ_512M;
263#else
264 return 0;
265#endif
266}
267
268/*
269 * Determine the amount of usable RAM below 4GiB, taking into account any
270 * carve-out that may be assigned.
271 */
272static ulong usable_ram_size_below_4g(void)
273{
274 ulong total_size_below_4g;
275 ulong usable_size_below_4g;
276
277 /*
278 * The total size of RAM below 4GiB is the lesser address of:
279 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
280 * (b) The size RAM physically present in the system.
281 */
282 if (gd->ram_size < SZ_2G)
283 total_size_below_4g = gd->ram_size;
284 else
285 total_size_below_4g = SZ_2G;
286
287 /* Calculate usable RAM by subtracting out any carve-out size */
288 usable_size_below_4g = total_size_below_4g - carveout_size();
289
290 return usable_size_below_4g;
291}
292
293/*
294 * Represent all available RAM in either one or two banks.
295 *
296 * The first bank describes any usable RAM below 4GiB.
297 * The second bank describes any RAM above 4GiB.
298 *
299 * This split is driven by the following requirements:
300 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
301 * property for memory below and above the 4GiB boundary. The layout of that
302 * DT property is directly driven by the entries in the U-Boot bank array.
303 * - The potential existence of a carve-out at the end of RAM below 4GiB can
304 * only be represented using multiple banks.
305 *
306 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
307 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
308 * command-line.
309 *
310 * This does mean that the DT U-Boot passes to the Linux kernel will not
311 * include this RAM in /memory/reg at all. An alternative would be to include
312 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
313 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
314 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
315 * mapping, so either way is acceptable.
316 *
317 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
318 * start address of that bank cannot be represented in the 32-bit .size
319 * field.
320 */
Simon Glass2f949c32017-03-31 08:40:32 -0600321int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600322{
323 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
324 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
325
Simon Glass46fcfc12015-11-19 20:27:02 -0700326#ifdef CONFIG_PCI
327 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
328#endif
329
Stephen Warren3ffd0902015-08-07 16:12:45 -0600330#ifdef CONFIG_PHYS_64BIT
331 if (gd->ram_size > SZ_2G) {
332 gd->bd->bi_dram[1].start = 0x100000000;
333 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
334 } else
335#endif
336 {
337 gd->bd->bi_dram[1].start = 0;
338 gd->bd->bi_dram[1].size = 0;
339 }
Simon Glass2f949c32017-03-31 08:40:32 -0600340
341 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600342}
343
Thierry Reding6d835fa2015-07-27 11:45:24 -0600344/*
345 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
346 * 32-bits of the physical address space. Cap the maximum usable RAM area
347 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600348 * boundary that most devices can address. Also, don't let U-Boot use any
349 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600350 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600351 * This function is called before dram_init_banksize(), so we can't simply
352 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600353 */
354ulong board_get_usable_ram_top(ulong total_size)
355{
Stephen Warren3ffd0902015-08-07 16:12:45 -0600356 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600357}