blob: aa915e2365e08c9ce051617b598444735d03534e [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
Wolfgang Denkf342f862009-05-16 10:47:45 +02002 * (C) Copyright 2007-2009 DENX Software Engineering
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02005 */
6
7/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +02008 * MPC5121ADS board configuration file
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020014#define CONFIG_MPC5121ADS 1
Anatolij Gustschin5aca67b2014-10-21 13:46:59 +020015
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020016/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020017 * Memory map for the MPC5121ADS board:
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020018 *
19 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
20 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
21 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
22 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
John Rigbyd1228c92008-02-26 09:38:14 -070023 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
24 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
25 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020026 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
27 */
28
29/*
30 * High Level Configuration Options
31 */
32#define CONFIG_E300 1 /* E300 Family */
York Sunfd7cbfd2008-05-05 10:20:01 -050033
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020034#define CONFIG_SYS_TEXT_BASE 0xFFF00000
35
York Sunfd7cbfd2008-05-05 10:20:01 -050036/* video */
Timur Tabi020edd22011-02-15 17:09:19 -060037#ifdef CONFIG_FSL_DIU_FB
38#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
Timur Tabie6044632010-08-31 19:56:43 -050039#define CONFIG_CMD_BMP
Timur Tabie6044632010-08-31 19:56:43 -050040#define CONFIG_VIDEO_LOGO
41#define CONFIG_VIDEO_BMP_LOGO
York Sunfd7cbfd2008-05-05 10:20:01 -050042#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020043
John Rigbyd1228c92008-02-26 09:38:14 -070044/* CONFIG_PCI is defined at config time */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020045
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020046#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040048#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040050#define CONFIG_PCI
51#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020052
53#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
York Sunfd7cbfd2008-05-05 10:20:01 -050054#define CONFIG_MISC_INIT_R
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_IMMR 0x80000000
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020057
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
59#define CONFIG_SYS_MEMTEST_END 0x00400000
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020060
61/*
62 * DDR Setup - manually set all parameters as there's no SPD etc.
63 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020064#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040066#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SIZE 512 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040068#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
70#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Anatolij Gustschin4c6d3492010-04-24 19:27:08 +020071#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020072
Anatolij Gustschin007a8172010-04-24 19:27:07 +020073#define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
74
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020075/* DDR Controller Configuration
Wolfgang Denk530181f2007-08-02 21:27:46 +020076 *
77 * SYS_CFG:
78 * [31:31] MDDRC Soft Reset: Diabled
79 * [30:30] DRAM CKE pin: Enabled
80 * [29:29] DRAM CLK: Enabled
81 * [28:28] Command Mode: Enabled (For initialization only)
82 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
83 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
84 * [20:19] Read Test: DON'T USE
85 * [18:18] Self Refresh: Enabled
86 * [17:17] 16bit Mode: Disabled
87 * [16:13] Ready Delay: 2
88 * [12:12] Half DQS Delay: Disabled
89 * [11:11] Quarter DQS Delay: Disabled
90 * [10:08] Write Delay: 2
91 * [07:07] Early ODT: Disabled
92 * [06:06] On DIE Termination: Disabled
93 * [05:05] FIFO Overflow Clear: DON'T USE here
94 * [04:04] FIFO Underflow Clear: DON'T USE here
95 * [03:03] FIFO Overflow Pending: DON'T USE here
96 * [02:02] FIFO Underlfow Pending: DON'T USE here
97 * [01:01] FIFO Overlfow Enabled: Enabled
98 * [00:00] FIFO Underflow Enabled: Enabled
99 * TIME_CFG0
100 * [31:16] DRAM Refresh Time: 0 CSB clocks
101 * [15:8] DRAM Command Time: 0 CSB clocks
102 * [07:00] DRAM Precharge Time: 0 CSB clocks
103 * TIME_CFG1
104 * [31:26] DRAM tRFC:
105 * [25:21] DRAM tWR1:
106 * [20:17] DRAM tWRT1:
107 * [16:11] DRAM tDRR:
108 * [10:05] DRAM tRC:
109 * [04:00] DRAM tRAS:
110 * TIME_CFG2
111 * [31:28] DRAM tRCD:
112 * [27:23] DRAM tFAW:
113 * [22:19] DRAM tRTW1:
114 * [18:15] DRAM tCCD:
115 * [14:10] DRAM tRTP:
116 * [09:05] DRAM tRP:
117 * [04:00] DRAM tRPA
118 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200119#ifdef CONFIG_MPC5121ADS_REV2
Martha M Stanc12ecae2009-09-21 14:07:14 -0400120#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
122#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
Martha Marxfd449ab2008-05-29 14:23:25 -0400123#else
Martha M Stanc12ecae2009-09-21 14:07:14 -0400124#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
125#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
126#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
Martha Marxfd449ab2008-05-29 14:23:25 -0400127#endif
Martha M Stanc12ecae2009-09-21 14:07:14 -0400128#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200129
Martha M Stanff8c0df2009-09-21 14:08:00 -0400130#define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
131#define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
132#define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
133
Martha M Stanc12ecae2009-09-21 14:07:14 -0400134#define CONFIG_SYS_DDRCMD_NOP 0x01380000
135#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
136#define CONFIG_SYS_DDRCMD_EM2 0x01020000
137#define CONFIG_SYS_DDRCMD_EM3 0x01030000
138#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
139#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
Martha M Stanff8c0df2009-09-21 14:08:00 -0400140
141#define DDRCMD_EMR_OCD(pr, ohm) ( \
142 (1 << 24) | /* MDDRC Command Request */ \
143 (1 << 16) | /* MODE Reg BA[2:0] */ \
144 (0 << 12) | /* Outputs 0=Enabled */ \
145 (0 << 11) | /* RDQS */ \
146 (1 << 10) | /* DQS# */ \
147 (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
148 /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
149 ((ohm & 0x2) << 5)| /* Rtt1 */ \
150 (0 << 3) | /* additive posted CAS# */ \
151 ((ohm & 0x1) << 2)| /* Rtt0 */ \
152 (0 << 0) | /* Output Drive Strength */ \
153 (0 << 0)) /* DLL Enable 0=Normal */
154
155#define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
156#define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
157
158#define DDRCMD_MODE_REG(cas, wr) ( \
159 (1 << 24) | /* MDDRC Command Request */ \
160 (0 << 16) | /* MODE Reg BA[2:0] */ \
161 ((wr-1) << 9)| /* Write Recovery */ \
162 (cas << 4) | /* CAS */ \
163 (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
164 (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
165
166#define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
167#define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
168#define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200169
170/* DDR Priority Manager Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
172#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
173#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
174#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
175#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
176#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
177#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
178#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
179#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
180#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
181#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
182#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
183#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
184#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
185#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
186#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
187#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
188#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
189#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
190#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
191#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
192#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
193#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200194
195/*
196 * NOR FLASH on the Local Bus
197 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400198#undef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200200#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Martha Marxfd449ab2008-05-29 14:23:25 -0400201#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
203#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400204#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
206#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400207#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
211#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#undef CONFIG_SYS_FLASH_CHECKSUM
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200214
215/*
Stefan Roese406e95a2009-06-09 16:57:47 +0200216 * NAND FLASH
Wolfgang Denkb6e99b42009-06-14 20:58:50 +0200217 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
Stefan Roese406e95a2009-06-09 16:57:47 +0200218 */
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200219#define CONFIG_CMD_NAND /* enable NAND support */
220#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
Stefan Roese406e95a2009-06-09 16:57:47 +0200221#define CONFIG_NAND_MPC5121_NFC
222#define CONFIG_SYS_NAND_BASE 0x40000000
223
224#define CONFIG_SYS_MAX_NAND_DEVICE 2
Stefan Roese406e95a2009-06-09 16:57:47 +0200225#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
226
227/*
228 * Configuration parameters for MPC5121 NAND driver
229 */
230#define CONFIG_FSL_NFC_WIDTH 1
231#define CONFIG_FSL_NFC_WRITE_SIZE 2048
232#define CONFIG_FSL_NFC_SPARE_SIZE 64
233#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
234
235/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200236 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
237 * window is 64KB
238 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_CPLD_BASE 0x82000000
240#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
Anatolij Gustschinca625ee2013-02-08 00:03:44 +0000241#define CONFIG_SYS_CS2_START CONFIG_SYS_CPLD_BASE
242#define CONFIG_SYS_CS2_SIZE CONFIG_SYS_CPLD_SIZE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_SRAM_BASE 0x30000000
245#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
248#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
249#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200250
251/* Use SRAM for initial stack */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200253#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200254
Wolfgang Denk0191e472010-10-26 14:34:52 +0200255#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200257
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200258#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
Stefan Roese406e95a2009-06-09 16:57:47 +0200259#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
York Sunfd7cbfd2008-05-05 10:20:01 -0500260#ifdef CONFIG_FSL_DIU_FB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
York Sunfd7cbfd2008-05-05 10:20:01 -0500262#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
York Sunfd7cbfd2008-05-05 10:20:01 -0500264#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200265
266/*
267 * Serial Port
268 */
269#define CONFIG_CONS_INDEX 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200270
271/*
272 * Serial console configuration
273 */
274#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
Marek Vasute79aa902012-09-16 16:07:24 +0200275#define CONFIG_SYS_PSC3
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200276#if CONFIG_PSC_CONSOLE != 3
277#error CONFIG_PSC_CONSOLE must be 3
278#endif
279#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_BAUDRATE_TABLE \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200281 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
282
283#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
284#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
285#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
286#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
287
288#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200289
John Rigbyd1228c92008-02-26 09:38:14 -0700290/*
Anatolij Gustschinc9366422013-02-08 00:03:45 +0000291 * Clocks in use
292 */
293#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
294 CLOCK_SCCR1_DDR_EN | \
295 CLOCK_SCCR1_FEC_EN | \
296 CLOCK_SCCR1_LPC_EN | \
297 CLOCK_SCCR1_NFC_EN | \
298 CLOCK_SCCR1_PATA_EN | \
299 CLOCK_SCCR1_PCI_EN | \
300 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
301 CLOCK_SCCR1_PSCFIFO_EN | \
302 CLOCK_SCCR1_TPR_EN)
303
304#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN | \
305 CLOCK_SCCR2_I2C_EN | \
306 CLOCK_SCCR2_MEM_EN | \
307 CLOCK_SCCR2_SPDIF_EN | \
308 CLOCK_SCCR2_USB1_EN | \
309 CLOCK_SCCR2_USB2_EN)
310
311/*
John Rigbyd1228c92008-02-26 09:38:14 -0700312 * PCI
313 */
314#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000315#define CONFIG_PCI_INDIRECT_BRIDGE
John Rigbyd1228c92008-02-26 09:38:14 -0700316
317/*
318 * General PCI
319 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
321#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
322#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
323#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
324#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
325#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
326#define CONFIG_SYS_PCI_IO_BASE 0x00000000
327#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
328#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
John Rigbyd1228c92008-02-26 09:38:14 -0700329
John Rigbyd1228c92008-02-26 09:38:14 -0700330#define CONFIG_PCI_PNP /* do pci plug-and-play */
331
332#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
333
334#endif
335
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200336/* I2C */
337#define CONFIG_HARD_I2C /* I2C with hardware support */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200338#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
340#define CONFIG_SYS_I2C_SLAVE 0x7F
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200341#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200343#endif
344
345/*
Martha Marx5d3e23f2009-01-26 10:45:07 -0700346 * IIM - IC Identification Module
347 */
Benoît Thébaudeau8ac37112013-04-23 10:17:42 +0000348#undef CONFIG_FSL_IIM
Martha Marx5d3e23f2009-01-26 10:45:07 -0700349
350/*
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200351 * EEPROM configuration
352 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
354#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
355#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
356#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200357
358/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200359 * Ethernet configuration
360 */
361#define CONFIG_MPC512x_FEC 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200362#define CONFIG_PHY_ADDR 0x1
363#define CONFIG_MII 1 /* MII PHY management */
Martha Marxfd449ab2008-05-29 14:23:25 -0400364#define CONFIG_FEC_AN_TIMEOUT 1
John Rigbyd096f622008-08-05 17:38:57 -0600365#define CONFIG_HAS_ETH0
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200366
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200367/*
368 * Configure on-board RTC
369 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400370#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200372
373/*
Damien Dusha7c3be662010-10-14 15:27:06 +0200374 * USB Support
375 */
Damien Dusha7c3be662010-10-14 15:27:06 +0200376
377#if defined(CONFIG_CMD_USB)
378#define CONFIG_USB_EHCI /* Enable EHCI Support */
379#define CONFIG_USB_EHCI_FSL /* On a FSL platform */
380#define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */
381#define CONFIG_EHCI_DESC_BIG_ENDIAN
382#define CONFIG_EHCI_IS_TDI
Damien Dusha7c3be662010-10-14 15:27:06 +0200383#endif
384
385/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200386 * Environment
387 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200388#define CONFIG_ENV_IS_IN_FLASH 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200389/* This has to be a multiple of the Flash sector size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200391#define CONFIG_ENV_SIZE 0x2000
Martha Marxfd449ab2008-05-29 14:23:25 -0400392#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200393#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400394#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200395#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400396#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200397
398/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200399#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
400#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200401
402#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200404
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200405#define CONFIG_CMD_DATE
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200406#define CONFIG_CMD_EEPROM
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200407#define CONFIG_CMD_IDE
408#define CONFIG_CMD_JFFS2
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200409#define CONFIG_CMD_REGINFO
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200410
Martha Marx5d3e23f2009-01-26 10:45:07 -0700411#undef CONFIG_CMD_FUSE
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200412
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200413#if defined(CONFIG_PCI)
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200414#define CONFIG_CMD_PCI
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200415#endif
416
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200417/*
418 * Dynamic MTD partition support
419 */
420#define CONFIG_CMD_MTDPARTS
421#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
422#define CONFIG_FLASH_CFI_MTD
423#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
424
425/*
426 * NOR flash layout:
427 *
428 * FC000000 - FEABFFFF 42.75 MiB User Data
429 * FEAC0000 - FFABFFFF 16 MiB Root File System
430 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
431 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
432 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
433 *
434 * NAND flash layout: one big partition
435 */
436#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
437 "16m(rootfs)," \
438 "4m(kernel)," \
439 "256k(dtb)," \
440 "1m(u-boot);" \
441 "mpc5121.nand:-(data)"
442
Damien Dusha7c3be662010-10-14 15:27:06 +0200443#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200444
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700445#define CONFIG_DOS_PARTITION
446#define CONFIG_MAC_PARTITION
447#define CONFIG_ISO_PARTITION
Damien Dusha7c3be662010-10-14 15:27:06 +0200448
Damien Dusha7c3be662010-10-14 15:27:06 +0200449#define CONFIG_SUPPORT_VFAT
450
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700451#endif /* defined(CONFIG_CMD_IDE) */
452
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200453/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
455 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200456 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
457 * to chapter 36 of the MPC5121e Reference Manual.
458 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100459/* #define CONFIG_WATCHDOG */ /* enable watchdog */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200461
462 /*
463 * Miscellaneous configurable options
464 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_LONGHELP /* undef to save memory */
466#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200467
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200468#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200470#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200472#endif
473
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
475#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
476#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200477
478/*
479 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700480 * have to be in the first 256 MB of memory, since this is
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200481 * the maximum mapped by the Linux kernel during initialization.
482 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700483#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200484
485/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_DCACHE_SIZE 32768
487#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200488#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200490#endif
491
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_HID0_INIT 0x000000000
Wolfgang Denk1997cd92009-03-26 10:00:57 +0100493#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_HID2 HID2_HBE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200495
Becky Bruce03ea1be2008-05-08 19:02:12 -0500496#define CONFIG_HIGH_BATS 1 /* High BATs supported */
497
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200498#ifdef CONFIG_CMD_KGDB
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200499#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200500#endif
501
502/*
503 * Environment Configuration
504 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100505#define CONFIG_TIMESTAMP
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200506
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200507#define CONFIG_HOSTNAME mpc5121ads
Joe Hershbergere4da2482011-10-13 13:03:48 +0000508#define CONFIG_BOOTFILE "mpc5121ads/uImage"
Joe Hershberger257ff782011-10-13 13:03:47 +0000509#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200510
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100511#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200512
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200513#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
514
515#define CONFIG_BAUDRATE 115200
516
517#define CONFIG_PREBOOT "echo;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100518 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200519 "echo"
520
521#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100522 "u-boot_addr_r=200000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200523 "kernel_addr_r=600000\0" \
524 "fdt_addr_r=880000\0" \
525 "ramdisk_addr_r=900000\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100526 "u-boot_addr=FFF00000\0" \
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200527 "kernel_addr=FFAC0000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200528 "fdt_addr=FFEC0000\0" \
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200529 "ramdisk_addr=FEAC0000\0" \
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200530 "ramdiskfile=mpc5121ads/uRamdisk\0" \
531 "u-boot=mpc5121ads/u-boot.bin\0" \
532 "bootfile=mpc5121ads/uImage\0" \
533 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200534 "rootpath=/opt/eldk/ppc_6xx\n" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200535 "netdev=eth0\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100536 "consdev=ttyPSC0\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200537 "nfsargs=setenv bootargs root=/dev/nfs rw " \
538 "nfsroot=${serverip}:${rootpath}\0" \
539 "ramargs=setenv bootargs root=/dev/ram rw\0" \
540 "addip=setenv bootargs ${bootargs} " \
541 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
542 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100543 "addtty=setenv bootargs ${bootargs} " \
544 "console=${consdev},${baudrate}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200545 "flash_nfs=run nfsargs addip addtty;" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200546 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200547 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100548 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
549 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
550 "tftp ${fdt_addr_r} ${fdtfile};" \
551 "run nfsargs addip addtty;" \
552 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
553 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
554 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200555 "tftp ${fdt_addr_r} ${fdtfile};" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100556 "run ramargs addip addtty;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100557 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
Detlev Zundel027fa492008-04-18 14:50:01 +0200558 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100559 "update=protect off ${u-boot_addr} +${filesize};" \
560 "era ${u-boot_addr} +${filesize};" \
561 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
562 "upd=run load update\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200563 ""
564
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200565#define CONFIG_BOOTCOMMAND "run flash_self"
566
John Rigbyd096f622008-08-05 17:38:57 -0600567#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100568
569#define OF_CPU "PowerPC,5121@0"
John Rigbyd096f622008-08-05 17:38:57 -0600570#define OF_SOC_COMPAT "fsl,mpc5121-immr"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100571#define OF_TBCLK (bd->bi_busfreq / 4)
John Rigbyfc807c52008-01-30 13:36:57 -0700572#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100573
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700574/*-----------------------------------------------------------------------
575 * IDE/ATA stuff
576 *-----------------------------------------------------------------------
577 */
578
579#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
580#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
581#undef CONFIG_IDE_LED /* LED for IDE not supported */
582
583#define CONFIG_IDE_RESET /* reset for IDE supported */
584#define CONFIG_IDE_PREINIT
585
586#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
587#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
588
589#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denkf342f862009-05-16 10:47:45 +0200590#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700591
592/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
593#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
594
595/* Offset for normal register accesses */
596#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
597
598/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
599#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
600
601/* Interval between registers */
602#define CONFIG_SYS_ATA_STRIDE 4
603
Wolfgang Denkf342f862009-05-16 10:47:45 +0200604#define ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700605
606/*
607 * Control register bit definitions
608 */
609#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
610#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
611#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
612#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
613#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
614#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
615#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
616#define FSL_ATA_CTRL_IORDY_EN 0x01000000
617
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200618#endif /* __CONFIG_H */