blob: 8ecc9e114110bc3c23140cb47ca66a9268efd783 [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
Wolfgang Denkf342f862009-05-16 10:47:45 +02002 * (C) Copyright 2007-2009 DENX Software Engineering
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020024 * MPC5121ADS board configuration file
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020025 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020030#define CONFIG_MPC5121ADS 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020031/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020032 * Memory map for the MPC5121ADS board:
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020033 *
34 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
35 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
36 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
37 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
John Rigbyd1228c92008-02-26 09:38:14 -070038 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
39 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
40 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020041 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
42 */
43
44/*
45 * High Level Configuration Options
46 */
47#define CONFIG_E300 1 /* E300 Family */
48#define CONFIG_MPC512X 1 /* MPC512X family */
York Sunfd7cbfd2008-05-05 10:20:01 -050049#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
John Rigby2a1979c2008-10-30 16:39:35 -060050#undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */
York Sunfd7cbfd2008-05-05 10:20:01 -050051
52/* video */
53#undef CONFIG_VIDEO
54
55#if defined(CONFIG_VIDEO)
56#define CONFIG_CFB_CONSOLE
57#define CONFIG_VGA_AS_SINGLE_DEVICE
58#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020059
John Rigbyd1228c92008-02-26 09:38:14 -070060/* CONFIG_PCI is defined at config time */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020061
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020062#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040064#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040066#define CONFIG_PCI
67#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020068
69#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
York Sunfd7cbfd2008-05-05 10:20:01 -050070#define CONFIG_MISC_INIT_R
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_IMMR 0x80000000
73#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
76#define CONFIG_SYS_MEMTEST_END 0x00400000
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020077
78/*
79 * DDR Setup - manually set all parameters as there's no SPD etc.
80 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020081#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040083#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SIZE 512 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040085#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020088
Anatolij Gustschin007a8172010-04-24 19:27:07 +020089#define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
90
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020091/* DDR Controller Configuration
Wolfgang Denk530181f2007-08-02 21:27:46 +020092 *
93 * SYS_CFG:
94 * [31:31] MDDRC Soft Reset: Diabled
95 * [30:30] DRAM CKE pin: Enabled
96 * [29:29] DRAM CLK: Enabled
97 * [28:28] Command Mode: Enabled (For initialization only)
98 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
99 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
100 * [20:19] Read Test: DON'T USE
101 * [18:18] Self Refresh: Enabled
102 * [17:17] 16bit Mode: Disabled
103 * [16:13] Ready Delay: 2
104 * [12:12] Half DQS Delay: Disabled
105 * [11:11] Quarter DQS Delay: Disabled
106 * [10:08] Write Delay: 2
107 * [07:07] Early ODT: Disabled
108 * [06:06] On DIE Termination: Disabled
109 * [05:05] FIFO Overflow Clear: DON'T USE here
110 * [04:04] FIFO Underflow Clear: DON'T USE here
111 * [03:03] FIFO Overflow Pending: DON'T USE here
112 * [02:02] FIFO Underlfow Pending: DON'T USE here
113 * [01:01] FIFO Overlfow Enabled: Enabled
114 * [00:00] FIFO Underflow Enabled: Enabled
115 * TIME_CFG0
116 * [31:16] DRAM Refresh Time: 0 CSB clocks
117 * [15:8] DRAM Command Time: 0 CSB clocks
118 * [07:00] DRAM Precharge Time: 0 CSB clocks
119 * TIME_CFG1
120 * [31:26] DRAM tRFC:
121 * [25:21] DRAM tWR1:
122 * [20:17] DRAM tWRT1:
123 * [16:11] DRAM tDRR:
124 * [10:05] DRAM tRC:
125 * [04:00] DRAM tRAS:
126 * TIME_CFG2
127 * [31:28] DRAM tRCD:
128 * [27:23] DRAM tFAW:
129 * [22:19] DRAM tRTW1:
130 * [18:15] DRAM tCCD:
131 * [14:10] DRAM tRTP:
132 * [09:05] DRAM tRP:
133 * [04:00] DRAM tRPA
134 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200135#ifdef CONFIG_MPC5121ADS_REV2
Martha M Stanc12ecae2009-09-21 14:07:14 -0400136#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
138#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
Martha Marxfd449ab2008-05-29 14:23:25 -0400139#else
Martha M Stanc12ecae2009-09-21 14:07:14 -0400140#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
141#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
142#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
Martha Marxfd449ab2008-05-29 14:23:25 -0400143#endif
Martha M Stanc12ecae2009-09-21 14:07:14 -0400144#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200145
Martha M Stanff8c0df2009-09-21 14:08:00 -0400146#define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
147#define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
148#define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
149
Martha M Stanc12ecae2009-09-21 14:07:14 -0400150#define CONFIG_SYS_DDRCMD_NOP 0x01380000
151#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
152#define CONFIG_SYS_DDRCMD_EM2 0x01020000
153#define CONFIG_SYS_DDRCMD_EM3 0x01030000
154#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
155#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
Martha M Stanff8c0df2009-09-21 14:08:00 -0400156
157#define DDRCMD_EMR_OCD(pr, ohm) ( \
158 (1 << 24) | /* MDDRC Command Request */ \
159 (1 << 16) | /* MODE Reg BA[2:0] */ \
160 (0 << 12) | /* Outputs 0=Enabled */ \
161 (0 << 11) | /* RDQS */ \
162 (1 << 10) | /* DQS# */ \
163 (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
164 /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
165 ((ohm & 0x2) << 5)| /* Rtt1 */ \
166 (0 << 3) | /* additive posted CAS# */ \
167 ((ohm & 0x1) << 2)| /* Rtt0 */ \
168 (0 << 0) | /* Output Drive Strength */ \
169 (0 << 0)) /* DLL Enable 0=Normal */
170
171#define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
172#define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
173
174#define DDRCMD_MODE_REG(cas, wr) ( \
175 (1 << 24) | /* MDDRC Command Request */ \
176 (0 << 16) | /* MODE Reg BA[2:0] */ \
177 ((wr-1) << 9)| /* Write Recovery */ \
178 (cas << 4) | /* CAS */ \
179 (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
180 (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
181
182#define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
183#define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
184#define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200185
186/* DDR Priority Manager Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
188#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
189#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
190#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
191#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
192#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
193#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
194#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
195#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
196#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
197#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
198#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
199#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
200#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
201#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
202#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
203#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
204#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
205#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
206#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
207#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
208#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
209#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200210
211/*
212 * NOR FLASH on the Local Bus
213 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400214#undef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200216#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Martha Marxfd449ab2008-05-29 14:23:25 -0400217#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
219#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400220#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
222#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400223#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
226#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
227#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#undef CONFIG_SYS_FLASH_CHECKSUM
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200230
231/*
Stefan Roese406e95a2009-06-09 16:57:47 +0200232 * NAND FLASH
Wolfgang Denkb6e99b42009-06-14 20:58:50 +0200233 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
Stefan Roese406e95a2009-06-09 16:57:47 +0200234 */
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200235#define CONFIG_CMD_NAND /* enable NAND support */
236#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
Stefan Roese406e95a2009-06-09 16:57:47 +0200237#define CONFIG_NAND_MPC5121_NFC
238#define CONFIG_SYS_NAND_BASE 0x40000000
239
240#define CONFIG_SYS_MAX_NAND_DEVICE 2
241#define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
242#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
243
244/*
245 * Configuration parameters for MPC5121 NAND driver
246 */
247#define CONFIG_FSL_NFC_WIDTH 1
248#define CONFIG_FSL_NFC_WRITE_SIZE 2048
249#define CONFIG_FSL_NFC_SPARE_SIZE 64
250#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
251
252/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200253 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
254 * window is 64KB
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_CPLD_BASE 0x82000000
257#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_SRAM_BASE 0x30000000
260#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
263#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
264#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200265
266/* Use SRAM for initial stack */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
268#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
271#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
272#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */
Stefan Roese406e95a2009-06-09 16:57:47 +0200275#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
York Sunfd7cbfd2008-05-05 10:20:01 -0500276#ifdef CONFIG_FSL_DIU_FB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
York Sunfd7cbfd2008-05-05 10:20:01 -0500278#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
York Sunfd7cbfd2008-05-05 10:20:01 -0500280#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200281
282/*
283 * Serial Port
284 */
285#define CONFIG_CONS_INDEX 1
286#undef CONFIG_SERIAL_SOFTWARE_FIFO
287
288/*
289 * Serial console configuration
290 */
291#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
292#if CONFIG_PSC_CONSOLE != 3
293#error CONFIG_PSC_CONSOLE must be 3
294#endif
295#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_BAUDRATE_TABLE \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200297 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
298
299#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
300#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
301#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
302#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
303
304#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
305/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_HUSH_PARSER
307#ifdef CONFIG_SYS_HUSH_PARSER
308#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200309#endif
310
John Rigbyd1228c92008-02-26 09:38:14 -0700311/*
312 * PCI
313 */
314#ifdef CONFIG_PCI
315
316/*
317 * General PCI
318 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
320#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
321#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
322#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
323#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
324#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
325#define CONFIG_SYS_PCI_IO_BASE 0x00000000
326#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
327#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
John Rigbyd1228c92008-02-26 09:38:14 -0700328
329
330#define CONFIG_PCI_PNP /* do pci plug-and-play */
331
332#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
333
334#endif
335
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200336/* I2C */
337#define CONFIG_HARD_I2C /* I2C with hardware support */
338#undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
339#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
341#define CONFIG_SYS_I2C_SLAVE 0x7F
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200342#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200344#endif
345
346/*
Martha Marx5d3e23f2009-01-26 10:45:07 -0700347 * IIM - IC Identification Module
348 */
349#undef CONFIG_IIM
350
351/*
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200352 * EEPROM configuration
353 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
355#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
356#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
357#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200358
359/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200360 * Ethernet configuration
361 */
362#define CONFIG_MPC512x_FEC 1
363#define CONFIG_NET_MULTI
364#define CONFIG_PHY_ADDR 0x1
365#define CONFIG_MII 1 /* MII PHY management */
Martha Marxfd449ab2008-05-29 14:23:25 -0400366#define CONFIG_FEC_AN_TIMEOUT 1
John Rigbyd096f622008-08-05 17:38:57 -0600367#define CONFIG_HAS_ETH0
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200368
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200369/*
370 * Configure on-board RTC
371 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400372#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200374
375/*
376 * Environment
377 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200378#define CONFIG_ENV_IS_IN_FLASH 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200379/* This has to be a multiple of the Flash sector size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200381#define CONFIG_ENV_SIZE 0x2000
Martha Marxfd449ab2008-05-29 14:23:25 -0400382#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200383#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400384#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200385#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400386#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200387
388/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200389#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
390#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200391
392#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200394
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200395#include <config_cmd_default.h>
396
397#define CONFIG_CMD_ASKENV
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200398#define CONFIG_CMD_DATE
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200399#define CONFIG_CMD_DHCP
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200400#define CONFIG_CMD_EEPROM
401#define CONFIG_CMD_EXT2
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200402#define CONFIG_CMD_I2C
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200403#define CONFIG_CMD_IDE
404#define CONFIG_CMD_JFFS2
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200405#define CONFIG_CMD_MII
406#define CONFIG_CMD_NFS
407#define CONFIG_CMD_PING
408#define CONFIG_CMD_REGINFO
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200409
Martha Marx5d3e23f2009-01-26 10:45:07 -0700410#undef CONFIG_CMD_FUSE
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200411
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200412#if defined(CONFIG_PCI)
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200413#define CONFIG_CMD_PCI
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200414#endif
415
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200416/*
417 * Dynamic MTD partition support
418 */
419#define CONFIG_CMD_MTDPARTS
420#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
421#define CONFIG_FLASH_CFI_MTD
422#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
423
424/*
425 * NOR flash layout:
426 *
427 * FC000000 - FEABFFFF 42.75 MiB User Data
428 * FEAC0000 - FFABFFFF 16 MiB Root File System
429 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
430 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
431 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
432 *
433 * NAND flash layout: one big partition
434 */
435#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
436 "16m(rootfs)," \
437 "4m(kernel)," \
438 "256k(dtb)," \
439 "1m(u-boot);" \
440 "mpc5121.nand:-(data)"
441
442
443#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700444#define CONFIG_DOS_PARTITION
445#define CONFIG_MAC_PARTITION
446#define CONFIG_ISO_PARTITION
447#endif /* defined(CONFIG_CMD_IDE) */
448
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200449/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
451 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200452 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
453 * to chapter 36 of the MPC5121e Reference Manual.
454 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100455/* #define CONFIG_WATCHDOG */ /* enable watchdog */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200457
458 /*
459 * Miscellaneous configurable options
460 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_LONGHELP /* undef to save memory */
462#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
463#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200464
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200465#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200467#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200469#endif
470
471
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
473#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
474#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
475#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200476
477/*
478 * For booting Linux, the board info and command line data
479 * have to be in the first 8 MB of memory, since this is
480 * the maximum mapped by the Linux kernel during initialization.
481 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200483
484/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_DCACHE_SIZE 32768
486#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200487#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200489#endif
490
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_HID0_INIT 0x000000000
Wolfgang Denk1997cd92009-03-26 10:00:57 +0100492#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200493#define CONFIG_SYS_HID2 HID2_HBE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200494
Becky Bruce03ea1be2008-05-08 19:02:12 -0500495#define CONFIG_HIGH_BATS 1 /* High BATs supported */
496
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200497/*
498 * Internal Definitions
499 *
500 * Boot Flags
501 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100502#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
503#define BOOTFLAG_WARM 0x02 /* Software reboot */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200504
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200505#ifdef CONFIG_CMD_KGDB
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200506#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
507#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
508#endif
509
510/*
511 * Environment Configuration
512 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100513#define CONFIG_TIMESTAMP
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200514
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200515#define CONFIG_HOSTNAME mpc5121ads
516#define CONFIG_BOOTFILE mpc5121ads/uImage
Wolfgang Denkeb44ed92008-09-18 13:57:32 +0200517#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200518
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100519#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200520
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200521#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200522#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
523
524#define CONFIG_BAUDRATE 115200
525
526#define CONFIG_PREBOOT "echo;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100527 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200528 "echo"
529
530#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100531 "u-boot_addr_r=200000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200532 "kernel_addr_r=600000\0" \
533 "fdt_addr_r=880000\0" \
534 "ramdisk_addr_r=900000\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100535 "u-boot_addr=FFF00000\0" \
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200536 "kernel_addr=FFAC0000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200537 "fdt_addr=FFEC0000\0" \
Wolfgang Denk21d523c2009-06-14 20:58:53 +0200538 "ramdisk_addr=FEAC0000\0" \
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200539 "ramdiskfile=mpc5121ads/uRamdisk\0" \
540 "u-boot=mpc5121ads/u-boot.bin\0" \
541 "bootfile=mpc5121ads/uImage\0" \
542 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200543 "rootpath=/opt/eldk/ppc_6xx\n" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200544 "netdev=eth0\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100545 "consdev=ttyPSC0\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200546 "nfsargs=setenv bootargs root=/dev/nfs rw " \
547 "nfsroot=${serverip}:${rootpath}\0" \
548 "ramargs=setenv bootargs root=/dev/ram rw\0" \
549 "addip=setenv bootargs ${bootargs} " \
550 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
551 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100552 "addtty=setenv bootargs ${bootargs} " \
553 "console=${consdev},${baudrate}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200554 "flash_nfs=run nfsargs addip addtty;" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200555 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200556 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100557 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
558 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
559 "tftp ${fdt_addr_r} ${fdtfile};" \
560 "run nfsargs addip addtty;" \
561 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
562 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
563 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200564 "tftp ${fdt_addr_r} ${fdtfile};" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100565 "run ramargs addip addtty;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100566 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
Detlev Zundel027fa492008-04-18 14:50:01 +0200567 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100568 "update=protect off ${u-boot_addr} +${filesize};" \
569 "era ${u-boot_addr} +${filesize};" \
570 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
571 "upd=run load update\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200572 ""
573
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200574#define CONFIG_BOOTCOMMAND "run flash_self"
575
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100576#define CONFIG_OF_LIBFDT 1
577#define CONFIG_OF_BOARD_SETUP 1
John Rigbyd096f622008-08-05 17:38:57 -0600578#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100579
580#define OF_CPU "PowerPC,5121@0"
John Rigbyd096f622008-08-05 17:38:57 -0600581#define OF_SOC_COMPAT "fsl,mpc5121-immr"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100582#define OF_TBCLK (bd->bi_busfreq / 4)
John Rigbyfc807c52008-01-30 13:36:57 -0700583#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100584
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700585/*-----------------------------------------------------------------------
586 * IDE/ATA stuff
587 *-----------------------------------------------------------------------
588 */
589
590#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
591#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
592#undef CONFIG_IDE_LED /* LED for IDE not supported */
593
594#define CONFIG_IDE_RESET /* reset for IDE supported */
595#define CONFIG_IDE_PREINIT
596
597#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
598#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
599
600#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denkf342f862009-05-16 10:47:45 +0200601#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700602
603/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
604#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
605
606/* Offset for normal register accesses */
607#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
608
609/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
610#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
611
612/* Interval between registers */
613#define CONFIG_SYS_ATA_STRIDE 4
614
Wolfgang Denkf342f862009-05-16 10:47:45 +0200615#define ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700616
617/*
618 * Control register bit definitions
619 */
620#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
621#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
622#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
623#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
624#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
625#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
626#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
627#define FSL_ATA_CTRL_IORDY_EN 0x01000000
628
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200629#endif /* __CONFIG_H */