blob: 2ef3ff11d1fca6544db0fd2a82467efdc3c8c3e0 [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
Wolfgang Denkf342f862009-05-16 10:47:45 +02002 * (C) Copyright 2007-2009 DENX Software Engineering
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020024 * MPC5121ADS board configuration file
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020025 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020030#define CONFIG_MPC5121ADS 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020031/*
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020032 * Memory map for the MPC5121ADS board:
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020033 *
34 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
35 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
36 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
37 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
John Rigbyd1228c92008-02-26 09:38:14 -070038 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
39 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
40 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020041 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
42 */
43
44/*
45 * High Level Configuration Options
46 */
47#define CONFIG_E300 1 /* E300 Family */
48#define CONFIG_MPC512X 1 /* MPC512X family */
York Sunfd7cbfd2008-05-05 10:20:01 -050049#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
John Rigby2a1979c2008-10-30 16:39:35 -060050#undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */
York Sunfd7cbfd2008-05-05 10:20:01 -050051
52/* video */
53#undef CONFIG_VIDEO
54
55#if defined(CONFIG_VIDEO)
56#define CONFIG_CFB_CONSOLE
57#define CONFIG_VGA_AS_SINGLE_DEVICE
58#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020059
John Rigbyd1228c92008-02-26 09:38:14 -070060/* CONFIG_PCI is defined at config time */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020061
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020062#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040064#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
Martha Marxfd449ab2008-05-29 14:23:25 -040066#define CONFIG_PCI
67#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020068
69#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
York Sunfd7cbfd2008-05-05 10:20:01 -050070#define CONFIG_MISC_INIT_R
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_IMMR 0x80000000
73#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
76#define CONFIG_SYS_MEMTEST_END 0x00400000
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020077
78/*
79 * DDR Setup - manually set all parameters as there's no SPD etc.
80 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +020081#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040083#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SIZE 512 /* MB */
Martha Marxfd449ab2008-05-29 14:23:25 -040085#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020088
89/* DDR Controller Configuration
Wolfgang Denk530181f2007-08-02 21:27:46 +020090 *
91 * SYS_CFG:
92 * [31:31] MDDRC Soft Reset: Diabled
93 * [30:30] DRAM CKE pin: Enabled
94 * [29:29] DRAM CLK: Enabled
95 * [28:28] Command Mode: Enabled (For initialization only)
96 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
97 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
98 * [20:19] Read Test: DON'T USE
99 * [18:18] Self Refresh: Enabled
100 * [17:17] 16bit Mode: Disabled
101 * [16:13] Ready Delay: 2
102 * [12:12] Half DQS Delay: Disabled
103 * [11:11] Quarter DQS Delay: Disabled
104 * [10:08] Write Delay: 2
105 * [07:07] Early ODT: Disabled
106 * [06:06] On DIE Termination: Disabled
107 * [05:05] FIFO Overflow Clear: DON'T USE here
108 * [04:04] FIFO Underflow Clear: DON'T USE here
109 * [03:03] FIFO Overflow Pending: DON'T USE here
110 * [02:02] FIFO Underlfow Pending: DON'T USE here
111 * [01:01] FIFO Overlfow Enabled: Enabled
112 * [00:00] FIFO Underflow Enabled: Enabled
113 * TIME_CFG0
114 * [31:16] DRAM Refresh Time: 0 CSB clocks
115 * [15:8] DRAM Command Time: 0 CSB clocks
116 * [07:00] DRAM Precharge Time: 0 CSB clocks
117 * TIME_CFG1
118 * [31:26] DRAM tRFC:
119 * [25:21] DRAM tWR1:
120 * [20:17] DRAM tWRT1:
121 * [16:11] DRAM tDRR:
122 * [10:05] DRAM tRC:
123 * [04:00] DRAM tRAS:
124 * TIME_CFG2
125 * [31:28] DRAM tRCD:
126 * [27:23] DRAM tFAW:
127 * [22:19] DRAM tRTW1:
128 * [18:15] DRAM tCCD:
129 * [14:10] DRAM tRTP:
130 * [09:05] DRAM tRP:
131 * [04:00] DRAM tRPA
132 */
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200133#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MDDRC_SYS_CFG 0xF8604A00
135#define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xE8604A00
136#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
137#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
Martha Marxfd449ab2008-05-29 14:23:25 -0400138#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_MDDRC_SYS_CFG 0xFA804A00
140#define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xEA804A00
141#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
142#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
Martha Marxfd449ab2008-05-29 14:23:25 -0400143#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_MDDRC_SYS_CFG_EN 0xF0000000
145#define CONFIG_SYS_MDDRC_TIME_CFG0 0x00003D2E
146#define CONFIG_SYS_MDDRC_TIME_CFG0_RUN 0x06183D2E
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MICRON_NOP 0x01380000
149#define CONFIG_SYS_MICRON_PCHG_ALL 0x01100400
150#define CONFIG_SYS_MICRON_EM2 0x01020000
151#define CONFIG_SYS_MICRON_EM3 0x01030000
152#define CONFIG_SYS_MICRON_EN_DLL 0x01010000
153#define CONFIG_SYS_MICRON_RFSH 0x01080000
154#define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
155#define CONFIG_SYS_MICRON_OCD_DEFAULT 0x01010780
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200156
157/* DDR Priority Manager Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
159#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
160#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
161#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
162#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
163#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
164#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
165#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
166#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
167#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
168#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
169#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
170#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
171#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
172#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
173#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
174#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
175#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
176#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
177#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
178#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
179#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
180#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200181
182/*
183 * NOR FLASH on the Local Bus
184 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400185#undef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200187#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Martha Marxfd449ab2008-05-29 14:23:25 -0400188#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
190#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400191#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
193#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
Martha Marxfd449ab2008-05-29 14:23:25 -0400194#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
196#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
197#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
198#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#undef CONFIG_SYS_FLASH_CHECKSUM
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200201
202/*
Stefan Roese406e95a2009-06-09 16:57:47 +0200203 * NAND FLASH
Wolfgang Denkb6e99b42009-06-14 20:58:50 +0200204 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
Stefan Roese406e95a2009-06-09 16:57:47 +0200205 */
206#define CONFIG_CMD_NAND
207#define CONFIG_NAND_MPC5121_NFC
208#define CONFIG_SYS_NAND_BASE 0x40000000
209
210#define CONFIG_SYS_MAX_NAND_DEVICE 2
211#define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
212#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
213
Wolfgang Denk01e1dfc2009-06-14 20:58:44 +0200214#define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
215
Stefan Roese406e95a2009-06-09 16:57:47 +0200216/*
217 * Configuration parameters for MPC5121 NAND driver
218 */
219#define CONFIG_FSL_NFC_WIDTH 1
220#define CONFIG_FSL_NFC_WRITE_SIZE 2048
221#define CONFIG_FSL_NFC_SPARE_SIZE 64
222#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
223
224/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200225 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
226 * window is 64KB
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_CPLD_BASE 0x82000000
229#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_SRAM_BASE 0x30000000
232#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
235#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
236#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200237
238/* Use SRAM for initial stack */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
240#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
243#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */
Stefan Roese406e95a2009-06-09 16:57:47 +0200247#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
York Sunfd7cbfd2008-05-05 10:20:01 -0500248#ifdef CONFIG_FSL_DIU_FB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
York Sunfd7cbfd2008-05-05 10:20:01 -0500250#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
York Sunfd7cbfd2008-05-05 10:20:01 -0500252#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200253
254/*
255 * Serial Port
256 */
257#define CONFIG_CONS_INDEX 1
258#undef CONFIG_SERIAL_SOFTWARE_FIFO
259
260/*
261 * Serial console configuration
262 */
263#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
264#if CONFIG_PSC_CONSOLE != 3
265#error CONFIG_PSC_CONSOLE must be 3
266#endif
267#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_BAUDRATE_TABLE \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200269 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
270
271#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
272#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
273#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
274#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
275
276#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
277/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_HUSH_PARSER
279#ifdef CONFIG_SYS_HUSH_PARSER
280#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200281#endif
282
John Rigbyd1228c92008-02-26 09:38:14 -0700283/*
284 * PCI
285 */
286#ifdef CONFIG_PCI
287
288/*
289 * General PCI
290 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
292#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
293#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
294#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
295#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
296#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
297#define CONFIG_SYS_PCI_IO_BASE 0x00000000
298#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
299#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
John Rigbyd1228c92008-02-26 09:38:14 -0700300
301
302#define CONFIG_PCI_PNP /* do pci plug-and-play */
303
304#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
305
306#endif
307
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200308/* I2C */
309#define CONFIG_HARD_I2C /* I2C with hardware support */
310#undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
311#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
313#define CONFIG_SYS_I2C_SLAVE 0x7F
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200314#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200316#endif
317
318/*
Martha Marx5d3e23f2009-01-26 10:45:07 -0700319 * IIM - IC Identification Module
320 */
321#undef CONFIG_IIM
322
323/*
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200324 * EEPROM configuration
325 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
327#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
328#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
329#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200330
331/*
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200332 * Ethernet configuration
333 */
334#define CONFIG_MPC512x_FEC 1
335#define CONFIG_NET_MULTI
336#define CONFIG_PHY_ADDR 0x1
337#define CONFIG_MII 1 /* MII PHY management */
Martha Marxfd449ab2008-05-29 14:23:25 -0400338#define CONFIG_FEC_AN_TIMEOUT 1
John Rigbyd096f622008-08-05 17:38:57 -0600339#define CONFIG_HAS_ETH0
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200340
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200341/*
342 * Configure on-board RTC
343 */
Martha Marxfd449ab2008-05-29 14:23:25 -0400344#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200346
347/*
348 * Environment
349 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200350#define CONFIG_ENV_IS_IN_FLASH 1
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200351/* This has to be a multiple of the Flash sector size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200353#define CONFIG_ENV_SIZE 0x2000
Martha Marxfd449ab2008-05-29 14:23:25 -0400354#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200355#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400356#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200357#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
Martha Marxfd449ab2008-05-29 14:23:25 -0400358#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200359
360/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200361#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
362#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200363
364#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200366
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200367#include <config_cmd_default.h>
368
369#define CONFIG_CMD_ASKENV
370#define CONFIG_CMD_DHCP
371#define CONFIG_CMD_I2C
372#define CONFIG_CMD_MII
373#define CONFIG_CMD_NFS
374#define CONFIG_CMD_PING
375#define CONFIG_CMD_REGINFO
Grzegorz Bernacki8713c4b2007-10-09 13:58:24 +0200376#define CONFIG_CMD_EEPROM
Martha Marxfd449ab2008-05-29 14:23:25 -0400377#define CONFIG_CMD_DATE
Martha Marx5d3e23f2009-01-26 10:45:07 -0700378#undef CONFIG_CMD_FUSE
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700379#define CONFIG_CMD_IDE
380#define CONFIG_CMD_EXT2
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200381
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200382#if defined(CONFIG_PCI)
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200383#define CONFIG_CMD_PCI
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200384#endif
385
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700386#if defined(CONFIG_CMD_IDE)
387#define CONFIG_DOS_PARTITION
388#define CONFIG_MAC_PARTITION
389#define CONFIG_ISO_PARTITION
390#endif /* defined(CONFIG_CMD_IDE) */
391
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200392/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
394 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200395 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
396 * to chapter 36 of the MPC5121e Reference Manual.
397 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100398/* #define CONFIG_WATCHDOG */ /* enable watchdog */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200400
401 /*
402 * Miscellaneous configurable options
403 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_LONGHELP /* undef to save memory */
405#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
406#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200407
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200408#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200410#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200412#endif
413
414
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
416#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
417#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
418#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200419
420/*
421 * For booting Linux, the board info and command line data
422 * have to be in the first 8 MB of memory, since this is
423 * the maximum mapped by the Linux kernel during initialization.
424 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200426
427/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_DCACHE_SIZE 32768
429#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200430#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200432#endif
433
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_HID0_INIT 0x000000000
Wolfgang Denk1997cd92009-03-26 10:00:57 +0100435#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_HID2 HID2_HBE
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200437
Becky Bruce03ea1be2008-05-08 19:02:12 -0500438#define CONFIG_HIGH_BATS 1 /* High BATs supported */
439
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200440/*
441 * Internal Definitions
442 *
443 * Boot Flags
444 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100445#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
446#define BOOTFLAG_WARM 0x02 /* Software reboot */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200447
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200448#ifdef CONFIG_CMD_KGDB
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200449#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
450#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
451#endif
452
453/*
454 * Environment Configuration
455 */
Wolfgang Denkfc507f52008-01-15 17:22:28 +0100456#define CONFIG_TIMESTAMP
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200457
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200458#define CONFIG_HOSTNAME mpc5121ads
459#define CONFIG_BOOTFILE mpc5121ads/uImage
Wolfgang Denkeb44ed92008-09-18 13:57:32 +0200460#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200461
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100462#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200463
Wolfgang Denk83b1fac2007-08-12 14:47:54 +0200464#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200465#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
466
467#define CONFIG_BAUDRATE 115200
468
469#define CONFIG_PREBOOT "echo;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100470 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200471 "echo"
472
473#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100474 "u-boot_addr_r=200000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200475 "kernel_addr_r=600000\0" \
476 "fdt_addr_r=880000\0" \
477 "ramdisk_addr_r=900000\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100478 "u-boot_addr=FFF00000\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200479 "kernel_addr=FFC40000\0" \
480 "fdt_addr=FFEC0000\0" \
481 "ramdisk_addr=FC040000\0" \
Wolfgang Denkbbcbb322009-05-16 10:47:41 +0200482 "ramdiskfile=mpc5121ads/uRamdisk\0" \
483 "u-boot=mpc5121ads/u-boot.bin\0" \
484 "bootfile=mpc5121ads/uImage\0" \
485 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
Wolfgang Denk60da4712008-08-26 15:01:28 +0200486 "rootpath=/opt/eldk/ppc_6xx\n" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200487 "netdev=eth0\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100488 "consdev=ttyPSC0\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200489 "nfsargs=setenv bootargs root=/dev/nfs rw " \
490 "nfsroot=${serverip}:${rootpath}\0" \
491 "ramargs=setenv bootargs root=/dev/ram rw\0" \
492 "addip=setenv bootargs ${bootargs} " \
493 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
494 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100495 "addtty=setenv bootargs ${bootargs} " \
496 "console=${consdev},${baudrate}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200497 "flash_nfs=run nfsargs addip addtty;" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200498 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200499 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100500 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
501 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
502 "tftp ${fdt_addr_r} ${fdtfile};" \
503 "run nfsargs addip addtty;" \
504 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
505 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
506 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
Detlev Zundel027fa492008-04-18 14:50:01 +0200507 "tftp ${fdt_addr_r} ${fdtfile};" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100508 "run ramargs addip addtty;" \
Wolfgang Denkc4c342e2008-03-03 12:36:49 +0100509 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
Detlev Zundel027fa492008-04-18 14:50:01 +0200510 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100511 "update=protect off ${u-boot_addr} +${filesize};" \
512 "era ${u-boot_addr} +${filesize};" \
513 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
514 "upd=run load update\0" \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200515 ""
516
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200517#define CONFIG_BOOTCOMMAND "run flash_self"
518
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100519#define CONFIG_OF_LIBFDT 1
520#define CONFIG_OF_BOARD_SETUP 1
John Rigbyd096f622008-08-05 17:38:57 -0600521#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100522
523#define OF_CPU "PowerPC,5121@0"
John Rigbyd096f622008-08-05 17:38:57 -0600524#define OF_SOC_COMPAT "fsl,mpc5121-immr"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100525#define OF_TBCLK (bd->bi_busfreq / 4)
John Rigbyfc807c52008-01-30 13:36:57 -0700526#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100527
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700528/*-----------------------------------------------------------------------
529 * IDE/ATA stuff
530 *-----------------------------------------------------------------------
531 */
532
533#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
534#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
535#undef CONFIG_IDE_LED /* LED for IDE not supported */
536
537#define CONFIG_IDE_RESET /* reset for IDE supported */
538#define CONFIG_IDE_PREINIT
539
540#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
541#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
542
543#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denkf342f862009-05-16 10:47:45 +0200544#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700545
546/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
547#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
548
549/* Offset for normal register accesses */
550#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
551
552/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
553#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
554
555/* Interval between registers */
556#define CONFIG_SYS_ATA_STRIDE 4
557
Wolfgang Denkf342f862009-05-16 10:47:45 +0200558#define ATA_BASE_ADDR get_pata_base()
Ralph Kondziellad074bfe2009-01-26 12:34:36 -0700559
560/*
561 * Control register bit definitions
562 */
563#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
564#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
565#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
566#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
567#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
568#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
569#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
570#define FSL_ATA_CTRL_IORDY_EN 0x01000000
571
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200572#endif /* __CONFIG_H */