blob: db05a6cb077a61eb74f8b240c2013214e08b1e64 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020019#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060020#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * default CCSRBAR is at 0xff700000
24 * assume U-Boot is less than 0.5MB
25 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060028#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050030
Becky Bruce6c2bec32008-10-31 17:14:14 -050031/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060032 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe0000000
36
Kumar Gala46b208982011-01-04 17:45:13 -060037#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050039
Robert P. J. Daya8099812016-05-03 19:52:49 -040040#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050042#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050044
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce16334362009-02-03 18:10:54 -060048#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049
Wolfgang Denka1be4762008-05-20 16:00:29 +020050#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051
Jon Loeliger465b9d82006-04-27 10:15:16 -050052/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053 * L2CR setup -- make sure this is right for your board!
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056#define L2_INIT 0
57#define L2_ENABLE (L2CR_L2E)
58
59#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050060#ifndef __ASSEMBLY__
61extern unsigned long get_board_sys_clk(unsigned long dummy);
62#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020063#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050064#endif
65
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
67#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050068
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069/*
Becky Bruce0bd25092008-11-06 17:37:35 -060070 * With the exception of PCI Memory and Rapid IO, most devices will simply
71 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
72 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
73 */
74#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050075#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060076#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050077#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060078#endif
79
80/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050081 * Base addresses -- Note these are effective addresses where the
82 * actual resources get mapped (not physical addresses)
83 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060084#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050086
Becky Bruce0bd25092008-11-06 17:37:35 -060087/* Physical addresses */
88#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050089#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
90#define CONFIG_SYS_CCSRBAR_PHYS \
91 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
92 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060093
york93799ca2010-07-02 22:25:52 +000094#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
95
Jon Loeliger5c8aa972006-04-26 17:58:56 -050096/*
97 * DDR Setup
98 */
Kumar Galacad506c2008-08-26 15:01:35 -050099#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
100#define CONFIG_DDR_SPD
101
102#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
106#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600107#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500108#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500109
Kumar Galacad506c2008-08-26 15:01:35 -0500110#define CONFIG_DIMM_SLOTS_PER_CTLR 2
111#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500112
Kumar Galacad506c2008-08-26 15:01:35 -0500113/*
114 * I2C addresses of SPD EEPROMs
115 */
116#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
117#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
118#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
119#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
Kumar Galacad506c2008-08-26 15:01:35 -0500121/*
122 * These are used when DDR doesn't use SPD.
123 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
125#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
126#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
127#define CONFIG_SYS_DDR_TIMING_3 0x00000000
128#define CONFIG_SYS_DDR_TIMING_0 0x00260802
129#define CONFIG_SYS_DDR_TIMING_1 0x39357322
130#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
131#define CONFIG_SYS_DDR_MODE_1 0x00480432
132#define CONFIG_SYS_DDR_MODE_2 0x00000000
133#define CONFIG_SYS_DDR_INTERVAL 0x06090100
134#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
135#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
136#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
137#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
138#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
139#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500140
Jon Loeliger4eab6232008-01-15 13:42:41 -0600141#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200143#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
145#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500146
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600147#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500148#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
149#define CONFIG_SYS_FLASH_BASE_PHYS \
150 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
151 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600152
Becky Bruce1f642fc2009-02-02 16:34:52 -0600153#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500154
Becky Bruce0bd25092008-11-06 17:37:35 -0600155#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
156 | 0x00001001) /* port size 16bit */
157#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
Becky Bruce0bd25092008-11-06 17:37:35 -0600159#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
160 | 0x00001001) /* port size 16bit */
161#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500162
Becky Bruce0bd25092008-11-06 17:37:35 -0600163#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
164 | 0x00000801) /* port size 8bit */
165#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500166
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600167/*
168 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
169 * The PIXIS and CF by themselves aren't large enough to take up the 128k
170 * required for the smallest BAT mapping, so there's a 64k hole.
171 */
172#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500173#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500174
Kim Phillips53b34982007-08-21 17:00:17 -0500175#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600176#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500177#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
178#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
179 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600180#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500181#define PIXIS_ID 0x0 /* Board ID at offset 0 */
182#define PIXIS_VER 0x1 /* Board version at offset 1 */
183#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
184#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
185#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
186#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
187#define PIXIS_VCTL 0x10 /* VELA Control Register */
188#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
189#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
190#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500191#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
192#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500193#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
194#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
195#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
196#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500198
Becky Bruce74d126f2008-10-31 17:13:49 -0500199/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600200#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600201#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500202
Becky Bruce2e1aef02008-11-05 14:55:32 -0600203#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#undef CONFIG_SYS_FLASH_CHECKSUM
207#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
208#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200209#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600210#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
215#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500216#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500218#endif
219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800221#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223#endif
224
225#undef CONFIG_CLOCKS_IN_MHZ
226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_LOCK 1
228#ifndef CONFIG_SYS_INIT_RAM_LOCK
229#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500230#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200233#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500234
Wolfgang Denk0191e472010-10-26 14:34:52 +0200235#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237
Scott Wood8a9f2e02015-04-15 16:13:48 -0500238#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500240
241/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_NS16550_SERIAL
243#define CONFIG_SYS_NS16550_REG_SIZE 1
244#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
250#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251
Jon Loeliger465b9d82006-04-27 10:15:16 -0500252/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500253 * I2C
254 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200255#define CONFIG_SYS_I2C
256#define CONFIG_SYS_I2C_FSL
257#define CONFIG_SYS_FSL_I2C_SPEED 400000
258#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
259#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
260#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500261
Jon Loeliger20836d42006-05-19 13:22:44 -0500262/*
263 * RapidIO MMU
264 */
Kumar Gala46b208982011-01-04 17:45:13 -0600265#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600266#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500267#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
268#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600269#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500270#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
271#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600272#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500273#define CONFIG_SYS_SRIO1_MEM_PHYS \
274 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
275 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600276#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500277
278/*
279 * General PCI
280 * Addresses are mapped 1-1.
281 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600282
Kumar Galadbbfb002010-12-17 10:47:36 -0600283#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500284#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600285#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500286#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500287#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
288#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600289#else
Kumar Galae78f6652010-07-09 00:02:34 -0500290#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500291#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
292#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600293#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500294#define CONFIG_SYS_PCIE1_MEM_PHYS \
295 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
296 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500297#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
298#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
299#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500300#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
301#define CONFIG_SYS_PCIE1_IO_PHYS \
302 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
303 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500304#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500305
Becky Bruce6a026a62009-02-03 18:10:56 -0600306#ifdef CONFIG_PHYS_64BIT
307/*
Kumar Galae78f6652010-07-09 00:02:34 -0500308 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600309 * This will increase the amount of PCI address space available for
310 * for mapping RAM.
311 */
Kumar Galae78f6652010-07-09 00:02:34 -0500312#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600313#else
Kumar Galae78f6652010-07-09 00:02:34 -0500314#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
315 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600316#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500317#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
318 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500319#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
320 + CONFIG_SYS_PCIE1_MEM_SIZE)
321#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500322#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
323 + CONFIG_SYS_PCIE1_MEM_SIZE)
324#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
325#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
326#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
327 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500328#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
329 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500330#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
331 + CONFIG_SYS_PCIE1_IO_SIZE)
332#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500333
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500334#if defined(CONFIG_PCI)
335
Wolfgang Denka1be4762008-05-20 16:00:29 +0200336#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500337
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500338#undef CONFIG_EEPRO100
339#undef CONFIG_TULIP
340
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200341/************************************************************
342 * USB support
343 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200344#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200345#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
347#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
348#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200349
Jason Jinbb20f352007-07-13 12:14:58 +0800350/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500351#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800352
353/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500354/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800355
356/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800357
358#if defined(CONFIG_VIDEO)
359#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800360#define CONFIG_ATI_RADEON_FB
361#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500362#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800363#endif
364
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500365#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500366
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800367#ifdef CONFIG_SCSI_AHCI
368#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
370#define CONFIG_SYS_SCSI_MAX_LUN 1
371#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800372#endif
373
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500374#endif /* CONFIG_PCI */
375
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500376#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200377#define CONFIG_TSEC1 1
378#define CONFIG_TSEC1_NAME "eTSEC1"
379#define CONFIG_TSEC2 1
380#define CONFIG_TSEC2_NAME "eTSEC2"
381#define CONFIG_TSEC3 1
382#define CONFIG_TSEC3_NAME "eTSEC3"
383#define CONFIG_TSEC4 1
384#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500385
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500386#define TSEC1_PHY_ADDR 0
387#define TSEC2_PHY_ADDR 1
388#define TSEC3_PHY_ADDR 2
389#define TSEC4_PHY_ADDR 3
390#define TSEC1_PHYIDX 0
391#define TSEC2_PHYIDX 0
392#define TSEC3_PHYIDX 0
393#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500394#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
395#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
396#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
397#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500398
399#define CONFIG_ETHPRIME "eTSEC1"
400
401#endif /* CONFIG_TSEC_ENET */
402
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500403#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600404#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
405#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
406
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500407/* Put physical address into the BAT format */
408#define BAT_PHYS_ADDR(low, high) \
409 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
410/* Convert high/low pairs to actual 64-bit value */
411#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
412#else
413/* 32-bit systems just ignore the "high" bits */
414#define BAT_PHYS_ADDR(low, high) (low)
415#define PAIRED_PHYS_TO_PHYS(low, high) (low)
416#endif
417
Jon Loeliger20836d42006-05-19 13:22:44 -0500418/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600419 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500420 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500422#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500423
Jon Loeliger20836d42006-05-19 13:22:44 -0500424/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600425 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500426 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500427#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
428 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600429 | BATL_PP_RW | BATL_CACHEINHIBIT | \
430 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600431#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
432 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500433#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
434 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600435 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600436#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500437
438/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500439 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500440 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600441 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500442 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500443#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000444#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500445#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
446 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600447 | BATL_PP_RW | BATL_CACHEINHIBIT \
448 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500449#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500450 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500451#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
452 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600453 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500454#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
455#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500456#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
457 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600458 | BATL_PP_RW | BATL_CACHEINHIBIT | \
459 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600460#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600461 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500462#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
463 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600464 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200465#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500466#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500467
Jon Loeliger20836d42006-05-19 13:22:44 -0500468/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600469 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500470 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500471#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
472 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600473 | BATL_PP_RW | BATL_CACHEINHIBIT \
474 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600475#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
476 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500477#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
478 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600479 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500481
Becky Bruce0bd25092008-11-06 17:37:35 -0600482#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
483#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
484 | BATL_PP_RW | BATL_CACHEINHIBIT \
485 | BATL_GUARDEDSTORAGE)
486#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
487 | BATU_BL_1M | BATU_VS | BATU_VP)
488#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
489 | BATL_PP_RW | BATL_CACHEINHIBIT)
490#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
491#endif
492
Jon Loeliger20836d42006-05-19 13:22:44 -0500493/*
Kumar Galae78f6652010-07-09 00:02:34 -0500494 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500495 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500496#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
497 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600498 | BATL_PP_RW | BATL_CACHEINHIBIT \
499 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500500#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600501 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500502#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
503 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600504 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500506
Jon Loeliger20836d42006-05-19 13:22:44 -0500507/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600508 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500509 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200510#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
511#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
512#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
513#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500514
Jon Loeliger20836d42006-05-19 13:22:44 -0500515/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600516 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500517 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500518#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
519 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600520 | BATL_PP_RW | BATL_CACHEINHIBIT \
521 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600522#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
523 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500524#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
525 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600526 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500528
Becky Bruce2a978672008-11-05 14:55:35 -0600529/* Map the last 1M of flash where we're running from reset */
530#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
531 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200532#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600533#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
534 | BATL_MEMCOHERENCE)
535#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
536
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600537/*
538 * BAT7 FREE - used later for tmp mappings
539 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540#define CONFIG_SYS_DBAT7L 0x00000000
541#define CONFIG_SYS_DBAT7U 0x00000000
542#define CONFIG_SYS_IBAT7L 0x00000000
543#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500544
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500545/*
546 * Environment
547 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500548
549#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500551
Jon Loeliger46b6c792007-06-11 19:03:44 -0500552/*
Jon Loeligered26c742007-07-10 09:10:49 -0500553 * BOOTP options
554 */
555#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500556
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500557#undef CONFIG_WATCHDOG /* watchdog disabled */
558
559/*
560 * Miscellaneous configurable options
561 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500563
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500564/*
565 * For booting Linux, the board info and command line data
566 * have to be in the first 8 MB of memory, since this is
567 * the maximum mapped by the Linux kernel during initialization.
568 */
Scott Wood0c431f72016-07-19 17:51:55 -0500569#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
570#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500571
Jon Loeliger46b6c792007-06-11 19:03:44 -0500572#if defined(CONFIG_CMD_KGDB)
573 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500574#endif
575
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500576/*
577 * Environment Configuration
578 */
579
Andy Fleming458c3892007-08-16 16:35:02 -0500580#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500581#define CONFIG_HAS_ETH1 1
582#define CONFIG_HAS_ETH2 1
583#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500584
Jon Loeliger4982cda2006-05-09 08:23:49 -0500585#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586
Mario Six790d8442018-03-28 14:38:20 +0200587#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000588#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000589#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500590#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500591
Jon Loeliger465b9d82006-04-27 10:15:16 -0500592#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500593#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500594#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500595
Jon Loeliger465b9d82006-04-27 10:15:16 -0500596/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500597#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500598
Wolfgang Denka1be4762008-05-20 16:00:29 +0200599#define CONFIG_EXTRA_ENV_SETTINGS \
600 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200601 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200602 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200603 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
604 " +$filesize; " \
605 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
606 " +$filesize; " \
607 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
608 " $filesize; " \
609 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
610 " +$filesize; " \
611 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
612 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200613 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500614 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200615 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500616 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200617 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600618 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
619 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200620 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500621
Wolfgang Denka1be4762008-05-20 16:00:29 +0200622#define CONFIG_NFSBOOTCOMMAND \
623 "setenv bootargs root=/dev/nfs rw " \
624 "nfsroot=$serverip:$rootpath " \
625 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
626 "console=$consoledev,$baudrate $othbootargs;" \
627 "tftp $loadaddr $bootfile;" \
628 "tftp $fdtaddr $fdtfile;" \
629 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500630
Wolfgang Denka1be4762008-05-20 16:00:29 +0200631#define CONFIG_RAMBOOTCOMMAND \
632 "setenv bootargs root=/dev/ram rw " \
633 "console=$consoledev,$baudrate $othbootargs;" \
634 "tftp $ramdiskaddr $ramdiskfile;" \
635 "tftp $loadaddr $bootfile;" \
636 "tftp $fdtaddr $fdtfile;" \
637 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500638
639#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
640
641#endif /* __CONFIG_H */