blob: ea33d07c086bf577e171e9ae5ade21141ffe788f [file] [log] [blame]
Tom Rinie33610c2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini53320122022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Rinie33610c2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamada58654502015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada332b8292016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010011config HAVE_SETJMP
12 bool
13 help
14 The architecture supports setjmp() and longjmp().
15
Jerome Forissierc632c152025-04-18 16:09:29 +020016config HAVE_INITJMP
17 bool
18 depends on HAVE_SETJMP
19 help
20 The architecture supports initjmp(), a non-standard companion to
21 setjmp() and longjmp().
22
Jiaxun Yang33e289a2024-07-17 16:07:02 +080023config SUPPORT_BIG_ENDIAN
24 bool
25
26config SUPPORT_LITTLE_ENDIAN
27 bool
28 default y if !SUPPORT_BIG_ENDIAN
29
Tom Rini3ef67ae2021-08-26 11:47:59 -040030config SYS_CACHE_SHIFT_4
31 bool
32
33config SYS_CACHE_SHIFT_5
34 bool
35
36config SYS_CACHE_SHIFT_6
37 bool
38
39config SYS_CACHE_SHIFT_7
40 bool
41
Dan Carpenter13ec9f82024-03-04 10:04:15 +030042config 32BIT
43 bool
44
45config 64BIT
46 bool
Andrew Goodbody5b5322c2024-12-16 18:07:35 +000047 help
48 Indicates that U-Boot proper will be built for a 64 bit
49 architecture.
50
51config SPL_64BIT
52 bool
53 help
54 Indicates that SPL will be built for a 64 bit architecture.
Dan Carpenter13ec9f82024-03-04 10:04:15 +030055
Tom Rini3ef67ae2021-08-26 11:47:59 -040056config SYS_CACHELINE_SIZE
57 int
58 default 128 if SYS_CACHE_SHIFT_7
59 default 64 if SYS_CACHE_SHIFT_6
60 default 32 if SYS_CACHE_SHIFT_5
61 default 16 if SYS_CACHE_SHIFT_4
Yu-Chien Peter Lin6eb214a2025-01-10 16:53:08 +080062 # Fall-back for MIPS and RISC-V
63 default 64 if RISCV
Tom Rini3ef67ae2021-08-26 11:47:59 -040064 default 32 if MIPS
65
Simon Glassb87153c2020-12-16 21:20:06 -070066config LINKER_LIST_ALIGN
67 int
68 default 32 if SANDBOX
69 default 8 if ARM64 || X86
70 default 4
71 help
72 Force the each linker list to be aligned to this boundary. This
73 is required if ll_entry_get() is used, since otherwise the linker
74 may add padding into the table, thus breaking it.
75 See linker_lists.rst for full details.
76
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090077choice
78 prompt "Architecture select"
79 default SANDBOX
80
81config ARC
82 bool "ARC architecture"
Michal Simek84f3dec2018-07-23 15:55:13 +020083 select ARC_TIMER
Vlad Zakharova465df72017-03-21 14:49:49 +030084 select CLK
Michal Simekd5d59bd2020-08-19 10:44:20 +020085 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020086 select HAVE_PRIVATE_LIBGCC
87 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -040088 select SYS_CACHE_SHIFT_7
Vlad Zakharova465df72017-03-21 14:49:49 +030089 select TIMER
Jiaxun Yang33e289a2024-07-17 16:07:02 +080090 select SUPPORT_BIG_ENDIAN
91 select SUPPORT_LITTLE_ENDIAN
Tom Rini7b7e0ad2022-07-31 21:08:23 -040092 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
93 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090094
95config ARM
96 bool "ARM architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010097 select HAVE_SETJMP
Jerome Forissierfe8aebb2025-04-18 16:09:30 +020098 select HAVE_INITJMP
Marek Behún4778a582021-05-20 13:24:22 +020099 select ARCH_SUPPORTS_LTO
Masahiro Yamada58654502015-07-15 20:59:29 +0900100 select CREATE_ARCH_SYMLINK
Masahiro Yamada06280592015-07-03 16:13:09 +0900101 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glasse170f682021-12-01 09:02:38 -0700102 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800103 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +0900104 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900105
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900106config M68K
107 bool "M68000 architecture"
angelo@sysam.it5e798172015-12-06 17:47:59 +0100108 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello6000ebc2023-02-07 23:45:03 +0100109 select USE_PRIVATE_LIBGCC
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600110 select SYS_BOOT_GET_CMDLINE
111 select SYS_BOOT_GET_KBD
Tom Rini3ef67ae2021-08-26 11:47:59 -0400112 select SYS_CACHE_SHIFT_4
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800113 select SUPPORT_BIG_ENDIAN
Angelo Dureghelloe007b152019-03-13 21:46:51 +0100114 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900115
116config MICROBLAZE
117 bool "MicroBlaze architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800118 select SUPPORT_BIG_ENDIAN
119 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +0900120 select SUPPORT_OF_CONTROL
Michal Simeke8e52772022-06-24 14:16:32 +0200121 imply CMD_TIMER
122 imply SPL_REGMAP if SPL
123 imply SPL_TIMER if SPL
124 imply TIMER
125 imply XILINX_TIMER
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900126
127config MIPS
128 bool "MIPS architecture"
Masahiro Yamada332b8292016-06-28 10:48:42 +0900129 select HAVE_ARCH_IOREMAP
Masahiro Yamada9520b712014-10-24 01:30:43 +0900130 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeckde5b6e22015-12-19 20:20:48 +0100131 select SUPPORT_OF_CONTROL
Sean Anderson13871e12022-04-12 10:59:04 -0400132 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900133
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900134config NIOS2
135 bool "Nios II architecture"
Thomas Chouc6170262015-10-21 21:34:57 +0800136 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +0200137 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500138 select DM_EVENT
Michal Simek84f3dec2018-07-23 15:55:13 +0200139 select OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800140 select SUPPORT_LITTLE_ENDIAN
Michal Simek84f3dec2018-07-23 15:55:13 +0200141 select SUPPORT_OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200142 imply CMD_DM
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900143
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900144config PPC
145 bool "PowerPC architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900146 select HAVE_PRIVATE_LIBGCC
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800147 select SUPPORT_BIG_ENDIAN
Simon Glass90f83c82015-02-07 11:51:35 -0700148 select SUPPORT_OF_CONTROL
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600149 select SYS_BOOT_GET_CMDLINE
150 select SYS_BOOT_GET_KBD
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900151
Rick Chen3301bfc2017-12-26 13:55:58 +0800152config RISCV
Bin Meng6b697752018-09-26 06:55:06 -0700153 bool "RISC-V architecture"
Anup Patel0af3e852019-02-25 08:14:04 +0000154 select CREATE_ARCH_SYMLINK
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100155 select HAVE_SETJMP
Jerome Forissierebc86852025-04-18 16:09:31 +0200156 select HAVE_INITJMP
Heinrich Schuchardt934addc2023-12-19 16:04:06 +0100157 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800158 select SUPPORT_LITTLE_ENDIAN
Rick Chen3301bfc2017-12-26 13:55:58 +0800159 select SUPPORT_OF_CONTROL
Bin Menga760eba2018-09-26 06:55:19 -0700160 select OF_CONTROL
161 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500162 select DM_EVENT
Zong Li324463e2022-11-16 07:08:39 +0000163 imply SPL_SEPARATE_BSS if SPL
Bin Meng3880c382018-09-26 06:55:20 -0700164 imply DM_SERIAL
Bin Meng3880c382018-09-26 06:55:20 -0700165 imply DM_MMC
166 imply DM_SPI
167 imply DM_SPI_FLASH
168 imply BLK
169 imply CLK
170 imply MTD
171 imply TIMER
Bin Menga760eba2018-09-26 06:55:19 -0700172 imply CMD_DM
Lukas Auer396f0bd2019-08-21 21:14:45 +0200173 imply SPL_DM
174 imply SPL_OF_CONTROL
175 imply SPL_LIBCOMMON_SUPPORT
176 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600177 imply SPL_SERIAL
Lukas Auer396f0bd2019-08-21 21:14:45 +0200178 imply SPL_TIMER
Rick Chen3301bfc2017-12-26 13:55:58 +0800179
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900180config SANDBOX
181 bool "Sandbox"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100182 select HAVE_SETJMP
Jerome Forissier690b7e62025-04-18 16:09:32 +0200183 select HAVE_INITJMP
Marek Behún72434932021-05-20 13:24:07 +0200184 select ARCH_SUPPORTS_LTO
Tom Rini22d567e2017-01-22 19:43:11 -0500185 select BOARD_LATE_INIT
Michael Walle8ffe86c2020-05-22 14:07:38 +0200186 select BZIP2
Simon Glassc13bbdc2023-10-26 14:31:34 -0400187 select CMD_POWEROFF if CMDLINE
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900188 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500189 select DM_EVENT
Andrew Scull451b8b12022-05-30 10:00:12 +0000190 select DM_FUZZING_ENGINE
Michal Simek84f3dec2018-07-23 15:55:13 +0200191 select DM_GPIO
192 select DM_I2C
Masahiro Yamadab11b2352016-09-08 18:47:35 +0900193 select DM_KEYBOARD
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900194 select DM_SERIAL
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900195 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200196 select DM_SPI_FLASH
Michael Walle8ffe86c2020-05-22 14:07:38 +0200197 select GZIP_COMPRESSED
Tom Rini6a4a9082022-11-19 18:45:23 -0500198 select IO_TRACE
Tom Rinic20bb732017-07-22 18:36:16 -0400199 select LZO
Tom Rinie97402e2025-01-14 19:22:09 -0600200 select MMC
Tom Riniddb1ec12024-01-10 13:46:10 -0500201 select MTD
Heinrich Schuchardta3fc9a42020-03-14 12:13:40 +0100202 select OF_BOARD_SETUP
Ramon Friedc64f19b2019-04-27 11:15:23 +0300203 select PCI_ENDPOINT
Michal Simek84f3dec2018-07-23 15:55:13 +0200204 select SPI
205 select SUPPORT_OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800206 select SUPPORT_BIG_ENDIAN
207 select SUPPORT_LITTLE_ENDIAN
Simon Glassc13bbdc2023-10-26 14:31:34 -0400208 select SYSRESET_CMD_POWEROFF if CMD_POWEROFF
Tom Rini3ef67ae2021-08-26 11:47:59 -0400209 select SYS_CACHE_SHIFT_4
Wasim Khan4dab60b2021-03-08 16:48:16 +0100210 select IRQ
Simon Glassc13bbdc2023-10-26 14:31:34 -0400211 select SUPPORT_EXTENSION_SCAN if CMDLINE
Simon Glassa6cee932021-12-01 09:02:36 -0700212 select SUPPORT_ACPI
Bin Meng0c0d9b02018-08-02 23:58:03 -0700213 imply BITREVERSE
Simon Glass78b0ef52018-11-15 18:43:53 -0700214 select BLOBLIST
Marek Behúnf8bd43f2021-05-20 13:24:08 +0200215 imply LTO
Michal Simek2e7c8192018-07-23 15:55:14 +0200216 imply CMD_DM
Heinrich Schuchardt0e298732020-11-12 00:29:59 +0100217 imply CMD_EXCEPTION
Simon Glassf4cb4742017-05-17 03:25:44 -0600218 imply CMD_GETTIME
Simon Glass027608e2017-05-17 03:25:25 -0600219 imply CMD_HASH
Simon Glass3bebbe62017-05-17 03:25:34 -0600220 imply CMD_IO
Simon Glass30daabc2017-05-17 03:25:36 -0600221 imply CMD_IOTRACE
Simon Glassbecaa8f2017-05-17 03:25:43 -0600222 imply CMD_LZMADEC
Tom Rinie5289a72019-05-29 17:01:28 -0400223 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200224 imply CMD_SF_TEST
Tom Rinid8532af2017-06-02 11:03:50 -0400225 imply CRC32_VERIFY
226 imply FAT_WRITE
Rajan Vajab3b2ddb2018-09-19 03:43:46 -0700227 imply FIRMWARE
Andrew Scull451b8b12022-05-30 10:00:12 +0000228 imply FUZZING_ENGINE_SANDBOX
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100229 imply HASH_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400230 imply LZMA
Jens Wiklanderdca252d2018-09-25 16:40:17 +0200231 imply TEE
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200232 imply AVB_VERIFY
233 imply LIBAVB
234 imply CMD_AVB
Heinrich Schuchardtce33bcd2022-01-16 13:04:06 +0100235 imply PARTITION_TYPE_GUID
Igor Opaniuk623369c2021-02-14 16:27:27 +0100236 imply SCP03
237 imply CMD_SCP03
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200238 imply UDP_FUNCTION_FASTBOOT
Bin Meng1bb290d2018-10-15 02:21:26 -0700239 imply VIRTIO_MMIO
240 imply VIRTIO_PCI
241 imply VIRTIO_SANDBOX
Simon Glasse6832e62024-11-07 14:31:48 -0700242 # Re-enable this when fully implemented
243 # imply VIRTIO_BLK
Bin Meng1bb290d2018-10-15 02:21:26 -0700244 imply VIRTIO_NET
Simon Glass799b29b2018-12-10 10:37:31 -0700245 imply DM_SOUND
Ramon Friedc64f19b2019-04-27 11:15:23 +0300246 imply PCI_SANDBOX_EP
Simon Glass98d88f82019-02-16 20:24:49 -0700247 imply PCH
Alex Marginean0daa53a2019-06-03 19:12:28 +0300248 imply PHYLIB
249 imply DM_MDIO
Alex Marginean0649be52019-07-12 10:13:53 +0300250 imply DM_MDIO_MUX
Simon Glasse264be42023-05-04 16:54:57 -0600251 imply ACPI
Simon Glass8c501022019-12-06 21:41:54 -0700252 imply ACPI_PMC
253 imply ACPI_PMC_SANDBOX
254 imply CMD_PMC
John Chaufce6f982020-07-02 12:01:21 +0800255 imply CMD_CLONE
Simon Glass07a88862020-11-05 10:33:38 -0700256 imply SILENT_CONSOLE
Simon Glass529e2082020-11-05 10:33:48 -0700257 imply BOOTARGS_SUBST
Claudiu Manoild9eaa922021-03-14 20:14:57 +0800258 imply PHY_FIXED
259 imply DM_DSA
Kory Maincent965a34f2021-05-04 19:31:23 +0200260 imply CMD_EXTENSION
Simon Glass278efc682021-11-24 09:26:44 -0700261 imply KEYBOARD
Simon Glassef9e7622021-11-24 09:26:42 -0700262 imply PHYSMEM
Simon Glass29e64b52021-12-01 09:02:43 -0700263 imply GENERATE_ACPI_TABLE
Philippe Reynes462d1632022-03-28 22:56:53 +0200264 imply BINMAN
Alexander Gendin038cb022023-10-09 01:24:36 +0000265 imply CMD_MBR
266 imply CMD_MMC
Simon Glassb1dee9e2023-10-26 14:31:33 -0400267 imply BOOTSTD_DEFAULTS if BOOTSTD_FULL && CMDLINE
268 imply BOOTMETH_DISTRO if BOOTSTD_FULL && CMDLINE
269 imply CMD_SYSBOOT if BOOTSTD_FULL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900270
271config SH
272 bool "SuperH architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800273 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9520b712014-10-24 01:30:43 +0900274 select HAVE_PRIVATE_LIBGCC
Marek Vasut8fc9fa12019-08-31 18:27:58 +0200275 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900276
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900277config X86
278 bool "x86 architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100279 select HAVE_SETJMP
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600280 select SUPPORT_SPL
281 select SUPPORT_TPL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800282 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada58654502015-07-15 20:59:29 +0900283 select CREATE_ARCH_SYMLINK
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900284 select DM
Bin Meng59c4aa42018-10-15 02:21:16 -0700285 select HAVE_ARCH_IOMAP
Michal Simek84f3dec2018-07-23 15:55:13 +0200286 select HAVE_PRIVATE_LIBGCC
287 select OF_CONTROL
Bin Meng0e0204d2017-07-30 06:23:16 -0700288 select PCI
Simon Glassa6cee932021-12-01 09:02:36 -0700289 select SUPPORT_ACPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200290 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -0400291 select SYS_CACHE_SHIFT_6
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700292 select TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200293 select USE_PRIVATE_LIBGCC
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700294 select X86_TSC_TIMER
Wasim Khan4a7fef72021-03-08 16:48:15 +0100295 select IRQ
Simon Glassf69c0092020-07-19 13:55:52 -0600296 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng73f5bc12017-07-30 19:24:02 -0700297 imply BLK
Michal Simek2e7c8192018-07-23 15:55:14 +0200298 imply CMD_DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200299 imply CMD_FPGA_LOADMK
300 imply CMD_GETTIME
301 imply CMD_IO
302 imply CMD_IRQ
303 imply CMD_PCI
Tom Rinie5289a72019-05-29 17:01:28 -0400304 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200305 imply CMD_SF_TEST
Bin Meng0e0204d2017-07-30 06:23:16 -0700306 imply DM_GPIO
307 imply DM_KEYBOARD
Simon Glass828b7252017-07-30 19:24:01 -0700308 imply DM_MMC
Bin Meng0e0204d2017-07-30 06:23:16 -0700309 imply DM_RTC
Tom Rini15a2ab52023-10-27 20:59:51 -0400310 imply SCSI
Michal Simek84f3dec2018-07-23 15:55:13 +0200311 imply DM_SERIAL
Tom Riniddb1ec12024-01-10 13:46:10 -0500312 imply MTD
Bin Meng0e0204d2017-07-30 06:23:16 -0700313 imply DM_SPI
314 imply DM_SPI_FLASH
315 imply DM_USB
Simon Glass1cedca12023-08-21 21:17:01 -0600316 imply LAST_STAGE_INIT
Simon Glass52cb5042022-10-18 07:46:31 -0600317 imply VIDEO
Bin Mengaf5b8d22018-07-19 03:07:33 -0700318 imply SYSRESET
Kever Yang525ea472019-04-02 20:41:25 +0800319 imply SPL_SYSRESET
Bin Mengaf5b8d22018-07-19 03:07:33 -0700320 imply SYSRESET_X86
Chris Packhamb110e112017-08-28 20:50:46 +1200321 imply USB_ETHER_ASIX
322 imply USB_ETHER_SMSC95XX
Michal Simek84f3dec2018-07-23 15:55:13 +0200323 imply USB_HOST_ETHER
Simon Glass98d88f82019-02-16 20:24:49 -0700324 imply PCH
Simon Glassef9e7622021-11-24 09:26:42 -0700325 imply PHYSMEM
Simon Glass56382fb2019-05-02 10:52:24 -0600326 imply RTC_MC146818
Simon Glasse264be42023-05-04 16:54:57 -0600327 imply ACPI
Simon Glassb0282282021-12-01 09:02:39 -0700328 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glassbee77f62020-11-05 06:32:17 -0700329 imply SYSINFO if GENERATE_SMBIOS_TABLE
330 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glass65831d92021-12-18 11:27:50 -0700331 imply TIMESTAMP
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900332
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600333 # Thing to enable for when SPL/TPL are enabled: SPL
334 imply SPL_DM
335 imply SPL_OF_LIBFDT
Simon Glass284cb9c2021-07-10 21:14:31 -0600336 imply SPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600337 imply SPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700338 imply SPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600339 imply SPL_LIBCOMMON_SUPPORT
340 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600341 imply SPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600342 imply SPL_SPI_FLASH_SUPPORT
Simon Glassa5820472021-08-08 12:20:14 -0600343 imply SPL_SPI
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600344 imply SPL_OF_CONTROL
345 imply SPL_TIMER
346 imply SPL_REGMAP
347 imply SPL_SYSCON
348 # TPL
349 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600350 imply TPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600351 imply TPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700352 imply TPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600353 imply TPL_LIBCOMMON_SUPPORT
354 imply TPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600355 imply TPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600356 imply TPL_OF_CONTROL
357 imply TPL_TIMER
358 imply TPL_REGMAP
359 imply TPL_SYSCON
360
Chris Zankel1387dab2016-08-10 18:36:44 +0300361config XTENSA
362 bool "Xtensa architecture"
363 select CREATE_ARCH_SYMLINK
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800364 select SUPPORT_LITTLE_ENDIAN
Chris Zankel1387dab2016-08-10 18:36:44 +0300365 select SUPPORT_OF_CONTROL
366
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900367endchoice
368
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900369config SYS_ARCH
370 string
371 help
372 This option should contain the architecture name to build the
373 appropriate arch/<CONFIG_SYS_ARCH> directory.
374 All the architectures should specify this option correctly.
375
376config SYS_CPU
377 string
378 help
379 This option should contain the CPU name to build the correct
380 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
381
382 This is optional. For those targets without the CPU directory,
383 leave this option empty.
384
385config SYS_SOC
386 string
387 help
388 This option should contain the SoC name to build the directory
389 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
390
391 This is optional. For those targets without the SoC directory,
392 leave this option empty.
393
394config SYS_VENDOR
395 string
396 help
397 This option should contain the vendor name of the target board.
398 If it is set and
399 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
400 directory is compiled.
401 If CONFIG_SYS_BOARD is also set, the sources under
402 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
403
404 This is optional. For those targets without the vendor directory,
405 leave this option empty.
406
407config SYS_BOARD
408 string
409 help
410 This option should contain the name of the target board.
411 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
412 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
413 whether CONFIG_SYS_VENDOR is set or not.
414
415 This is optional. For those targets without the board directory,
416 leave this option empty.
417
418config SYS_CONFIG_NAME
Tom Rinibce01ee2024-01-22 17:39:20 -0500419 string "Board header file" if ARCH_MESON || ARCH_VERSAL || \
420 ARCH_VERSAL_NET || ARCH_ZYNQ || ARCH_ZYNQMP || \
421 ARCH_ZYNQMP_R5 || MICROBLAZE || NIOS2
422 default "meson64" if ARCH_MESON
423 default "microblaze-generic" if MICROBLAZE
424 default "xilinx_versal" if ARCH_VERSAL
425 default "xilinx_versal_net" if ARCH_VERSAL_NET
426 default "xilinx_zynqmp" if ARCH_ZYNQMP
427 default "xilinx_zynqmp_r5" if ARCH_ZYNQMP_R5
428 default "zynq-common" if ARCH_ZYNQ
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900429 help
430 This option should contain the base name of board header file.
431 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
432 should be included from include/config.h.
433
Vignesh Raghavendra384c1412019-04-22 21:43:32 +0530434config SYS_DISABLE_DCACHE_OPS
435 bool
436 help
437 This option disables dcache flush and dcache invalidation
438 operations. For example, on coherent systems where cache
439 operatios are not required, enable this option to avoid them.
440 Note that, its up to the individual architectures to implement
441 this functionality.
442
Tom Rinie9269a02021-12-12 22:12:30 -0500443config SYS_IMMR
Tom Rini0c4dded2022-03-30 09:30:15 -0400444 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinie9269a02021-12-12 22:12:30 -0500445 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
446 default 0xFF000000 if MPC8xx
447 default 0xF0000000 if ARCH_MPC8313
448 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
449 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali Rohárc68991e2022-05-02 18:29:25 +0200450 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
451 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
452 ARCH_P2020
Tom Rinie9269a02021-12-12 22:12:30 -0500453 default SYS_CCSRBAR_DEFAULT
454 help
455 Address for the Internal Memory-Mapped Registers (IMMR) window used
456 to configure the features of many Freescale / NXP SoCs.
457
Tom Rinib73cd902022-12-02 16:42:36 -0500458config MONITOR_IS_IN_RAM
459 bool "U-Boot is loaded in to RAM by a pre-loader"
460 depends on M68K || NIOS2
461
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100462menu "Skipping low level initialization functions"
Tom Rini53320122022-04-06 09:21:25 -0400463 depends on ARM || MIPS || RISCV
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100464
465config SKIP_LOWLEVEL_INIT
466 bool "Skip calls to certain low level initialization functions"
Tom Rinie1e85442021-08-27 21:18:30 -0400467 help
468 If enabled, then certain low level initializations (like setting up
469 the memory controller) are omitted and/or U-Boot does not relocate
470 itself into RAM.
471 Normally this variable MUST NOT be defined. The only exception is
472 when U-Boot is loaded (to RAM) by some other boot loader or by a
473 debugger which performs these initializations itself.
474
475config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100476 bool "Skip calls to certain low level initialization functions in SPL"
477 depends on SPL
Tom Rinie1e85442021-08-27 21:18:30 -0400478 help
479 If enabled, then certain low level initializations (like setting up
480 the memory controller) are omitted and/or U-Boot does not relocate
481 itself into RAM.
482 Normally this variable MUST NOT be defined. The only exception is
483 when U-Boot is loaded (to RAM) by some other boot loader or by a
484 debugger which performs these initializations itself.
485
486config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100487 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinie1e85442021-08-27 21:18:30 -0400488 depends on SPL && ARM
489 help
490 If enabled, then certain low level initializations (like setting up
491 the memory controller) are omitted and/or U-Boot does not relocate
492 itself into RAM.
493 Normally this variable MUST NOT be defined. The only exception is
494 when U-Boot is loaded (to RAM) by some other boot loader or by a
495 debugger which performs these initializations itself.
496
497config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100498 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400499 depends on ARM
500 help
501 This allows just the call to lowlevel_init() to be skipped. The
502 normal CP15 init (such as enabling the instruction cache) is still
503 performed.
504
505config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100506 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400507 depends on SPL && ARM
508 help
509 This allows just the call to lowlevel_init() to be skipped. The
510 normal CP15 init (such as enabling the instruction cache) is still
511 performed.
512
513config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100514 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400515 depends on TPL && ARM
516 help
517 This allows just the call to lowlevel_init() to be skipped. The
518 normal CP15 init (such as enabling the instruction cache) is still
519 performed.
520
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100521endmenu
522
Tom Rini295ab162022-10-28 20:27:10 -0400523config SYS_HAS_NONCACHED_MEMORY
524 bool "Enable reserving a non-cached memory area for drivers"
525 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
526 help
527 This is useful for drivers that would otherwise require a lot of
528 explicit cache maintenance. For some drivers it's also impossible to
529 properly maintain the cache. For example if the regions that need to
530 be flushed are not a multiple of the cache-line size, *and* padding
531 cannot be allocated between the regions to align them (i.e. if the
532 HW requires a contiguous array of regions, and the size of each
533 region is not cache-aligned), then a flush of one region may result
534 in overwriting data that hardware has written to another region in
535 the same cache-line. This can happen for example in network drivers
536 where descriptors for buffers are typically smaller than the CPU
537 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
538
539config SYS_NONCACHED_MEMORY
540 hex "Size in bytes of the non-cached memory area"
541 depends on SYS_HAS_NONCACHED_MEMORY
542 default 0x100000
543 help
544 Size of non-cached memory area. This area of memory will be typically
545 located right below the malloc() area and mapped uncached in the MMU.
546
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900547source "arch/arc/Kconfig"
548source "arch/arm/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900549source "arch/m68k/Kconfig"
550source "arch/microblaze/Kconfig"
551source "arch/mips/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900552source "arch/nios2/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900553source "arch/powerpc/Kconfig"
554source "arch/sandbox/Kconfig"
555source "arch/sh/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900556source "arch/x86/Kconfig"
Chris Zankel1387dab2016-08-10 18:36:44 +0300557source "arch/xtensa/Kconfig"
Rick Chen3301bfc2017-12-26 13:55:58 +0800558source "arch/riscv/Kconfig"
Tom Rinia67ff802022-03-23 17:19:55 -0400559
Tom Rinic4aecf62022-06-16 14:04:36 -0400560if ARM || M68K || PPC
561
562source "arch/Kconfig.nxp"
563
564endif
565
Tom Rinia67ff802022-03-23 17:19:55 -0400566source "board/keymile/Kconfig"
Michal Simek9599f8f2022-06-24 14:14:59 +0200567
Michal Simek9599f8f2022-06-24 14:14:59 +0200568choice
569 prompt "Endianness selection"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800570 default SYS_BIG_ENDIAN if MIPS || MICROBLAZE
571 default SYS_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200572 help
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800573 Some boards can be configured for either little or big endian
Michal Simek9599f8f2022-06-24 14:14:59 +0200574 byte order. These modes require different U-Boot images. In general there
575 is one preferred byteorder for a particular system but some systems are
576 just as commonly used in the one or the other endianness.
577
578config SYS_BIG_ENDIAN
579 bool "Big endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800580 depends on SUPPORT_BIG_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200581
582config SYS_LITTLE_ENDIAN
583 bool "Little endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800584 depends on SUPPORT_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200585endchoice