blob: aa60c5ff03ccaef8cf1982083706fb4f5954f52b [file] [log] [blame]
Tom Rinie33610c2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini53320122022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Rinie33610c2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamada58654502015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada332b8292016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010011config HAVE_SETJMP
12 bool
13 help
14 The architecture supports setjmp() and longjmp().
15
Jerome Forissierc632c152025-04-18 16:09:29 +020016config HAVE_INITJMP
17 bool
18 depends on HAVE_SETJMP
19 help
20 The architecture supports initjmp(), a non-standard companion to
21 setjmp() and longjmp().
22
Jiaxun Yang33e289a2024-07-17 16:07:02 +080023config SUPPORT_BIG_ENDIAN
24 bool
25
26config SUPPORT_LITTLE_ENDIAN
27 bool
28 default y if !SUPPORT_BIG_ENDIAN
29
Tom Rini3ef67ae2021-08-26 11:47:59 -040030config SYS_CACHE_SHIFT_4
31 bool
32
33config SYS_CACHE_SHIFT_5
34 bool
35
36config SYS_CACHE_SHIFT_6
37 bool
38
39config SYS_CACHE_SHIFT_7
40 bool
41
Dan Carpenter13ec9f82024-03-04 10:04:15 +030042config 32BIT
43 bool
44
45config 64BIT
46 bool
Andrew Goodbody5b5322c2024-12-16 18:07:35 +000047 help
48 Indicates that U-Boot proper will be built for a 64 bit
49 architecture.
50
51config SPL_64BIT
52 bool
53 help
54 Indicates that SPL will be built for a 64 bit architecture.
Dan Carpenter13ec9f82024-03-04 10:04:15 +030055
Tom Rini3ef67ae2021-08-26 11:47:59 -040056config SYS_CACHELINE_SIZE
57 int
58 default 128 if SYS_CACHE_SHIFT_7
59 default 64 if SYS_CACHE_SHIFT_6
60 default 32 if SYS_CACHE_SHIFT_5
61 default 16 if SYS_CACHE_SHIFT_4
Yu-Chien Peter Lin6eb214a2025-01-10 16:53:08 +080062 # Fall-back for MIPS and RISC-V
63 default 64 if RISCV
Tom Rini3ef67ae2021-08-26 11:47:59 -040064 default 32 if MIPS
65
Simon Glassb87153c2020-12-16 21:20:06 -070066config LINKER_LIST_ALIGN
67 int
68 default 32 if SANDBOX
69 default 8 if ARM64 || X86
70 default 4
71 help
72 Force the each linker list to be aligned to this boundary. This
73 is required if ll_entry_get() is used, since otherwise the linker
74 may add padding into the table, thus breaking it.
75 See linker_lists.rst for full details.
76
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090077choice
78 prompt "Architecture select"
79 default SANDBOX
80
81config ARC
82 bool "ARC architecture"
Michal Simek84f3dec2018-07-23 15:55:13 +020083 select ARC_TIMER
Vlad Zakharova465df72017-03-21 14:49:49 +030084 select CLK
Michal Simekd5d59bd2020-08-19 10:44:20 +020085 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020086 select HAVE_PRIVATE_LIBGCC
87 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -040088 select SYS_CACHE_SHIFT_7
Vlad Zakharova465df72017-03-21 14:49:49 +030089 select TIMER
Jiaxun Yang33e289a2024-07-17 16:07:02 +080090 select SUPPORT_BIG_ENDIAN
91 select SUPPORT_LITTLE_ENDIAN
Tom Rini7b7e0ad2022-07-31 21:08:23 -040092 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
93 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090094
95config ARM
96 bool "ARM architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010097 select HAVE_SETJMP
Jerome Forissierfe8aebb2025-04-18 16:09:30 +020098 select HAVE_INITJMP
Marek Behún4778a582021-05-20 13:24:22 +020099 select ARCH_SUPPORTS_LTO
Masahiro Yamada58654502015-07-15 20:59:29 +0900100 select CREATE_ARCH_SYMLINK
Masahiro Yamada06280592015-07-03 16:13:09 +0900101 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glasse170f682021-12-01 09:02:38 -0700102 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800103 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +0900104 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900105
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900106config M68K
107 bool "M68000 architecture"
angelo@sysam.it5e798172015-12-06 17:47:59 +0100108 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello6000ebc2023-02-07 23:45:03 +0100109 select USE_PRIVATE_LIBGCC
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600110 select SYS_BOOT_GET_CMDLINE
111 select SYS_BOOT_GET_KBD
Tom Rini3ef67ae2021-08-26 11:47:59 -0400112 select SYS_CACHE_SHIFT_4
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800113 select SUPPORT_BIG_ENDIAN
Angelo Dureghelloe007b152019-03-13 21:46:51 +0100114 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900115
116config MICROBLAZE
117 bool "MicroBlaze architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800118 select SUPPORT_BIG_ENDIAN
119 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +0900120 select SUPPORT_OF_CONTROL
Michal Simeke8e52772022-06-24 14:16:32 +0200121 imply CMD_TIMER
122 imply SPL_REGMAP if SPL
123 imply SPL_TIMER if SPL
124 imply TIMER
125 imply XILINX_TIMER
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900126
127config MIPS
128 bool "MIPS architecture"
Masahiro Yamada332b8292016-06-28 10:48:42 +0900129 select HAVE_ARCH_IOREMAP
Masahiro Yamada9520b712014-10-24 01:30:43 +0900130 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeckde5b6e22015-12-19 20:20:48 +0100131 select SUPPORT_OF_CONTROL
Sean Anderson13871e12022-04-12 10:59:04 -0400132 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900133
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900134config NIOS2
135 bool "Nios II architecture"
Thomas Chouc6170262015-10-21 21:34:57 +0800136 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +0200137 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500138 select DM_EVENT
Michal Simek84f3dec2018-07-23 15:55:13 +0200139 select OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800140 select SUPPORT_LITTLE_ENDIAN
Michal Simek84f3dec2018-07-23 15:55:13 +0200141 select SUPPORT_OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200142 imply CMD_DM
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900143
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900144config PPC
145 bool "PowerPC architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900146 select HAVE_PRIVATE_LIBGCC
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800147 select SUPPORT_BIG_ENDIAN
Simon Glass90f83c82015-02-07 11:51:35 -0700148 select SUPPORT_OF_CONTROL
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600149 select SYS_BOOT_GET_CMDLINE
150 select SYS_BOOT_GET_KBD
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900151
Rick Chen3301bfc2017-12-26 13:55:58 +0800152config RISCV
Bin Meng6b697752018-09-26 06:55:06 -0700153 bool "RISC-V architecture"
Anup Patel0af3e852019-02-25 08:14:04 +0000154 select CREATE_ARCH_SYMLINK
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100155 select HAVE_SETJMP
Jerome Forissierebc86852025-04-18 16:09:31 +0200156 select HAVE_INITJMP
Heinrich Schuchardt934addc2023-12-19 16:04:06 +0100157 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800158 select SUPPORT_LITTLE_ENDIAN
Rick Chen3301bfc2017-12-26 13:55:58 +0800159 select SUPPORT_OF_CONTROL
Bin Menga760eba2018-09-26 06:55:19 -0700160 select OF_CONTROL
161 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500162 select DM_EVENT
Zong Li324463e2022-11-16 07:08:39 +0000163 imply SPL_SEPARATE_BSS if SPL
Bin Meng3880c382018-09-26 06:55:20 -0700164 imply DM_SERIAL
Bin Meng3880c382018-09-26 06:55:20 -0700165 imply DM_MMC
166 imply DM_SPI
167 imply DM_SPI_FLASH
168 imply BLK
169 imply CLK
170 imply MTD
171 imply TIMER
Bin Menga760eba2018-09-26 06:55:19 -0700172 imply CMD_DM
Lukas Auer396f0bd2019-08-21 21:14:45 +0200173 imply SPL_DM
174 imply SPL_OF_CONTROL
175 imply SPL_LIBCOMMON_SUPPORT
176 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600177 imply SPL_SERIAL
Lukas Auer396f0bd2019-08-21 21:14:45 +0200178 imply SPL_TIMER
Rick Chen3301bfc2017-12-26 13:55:58 +0800179
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900180config SANDBOX
181 bool "Sandbox"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100182 select HAVE_SETJMP
Marek Behún72434932021-05-20 13:24:07 +0200183 select ARCH_SUPPORTS_LTO
Tom Rini22d567e2017-01-22 19:43:11 -0500184 select BOARD_LATE_INIT
Michael Walle8ffe86c2020-05-22 14:07:38 +0200185 select BZIP2
Simon Glassc13bbdc2023-10-26 14:31:34 -0400186 select CMD_POWEROFF if CMDLINE
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900187 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500188 select DM_EVENT
Andrew Scull451b8b12022-05-30 10:00:12 +0000189 select DM_FUZZING_ENGINE
Michal Simek84f3dec2018-07-23 15:55:13 +0200190 select DM_GPIO
191 select DM_I2C
Masahiro Yamadab11b2352016-09-08 18:47:35 +0900192 select DM_KEYBOARD
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900193 select DM_SERIAL
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900194 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200195 select DM_SPI_FLASH
Michael Walle8ffe86c2020-05-22 14:07:38 +0200196 select GZIP_COMPRESSED
Tom Rini6a4a9082022-11-19 18:45:23 -0500197 select IO_TRACE
Tom Rinic20bb732017-07-22 18:36:16 -0400198 select LZO
Tom Rinie97402e2025-01-14 19:22:09 -0600199 select MMC
Tom Riniddb1ec12024-01-10 13:46:10 -0500200 select MTD
Heinrich Schuchardta3fc9a42020-03-14 12:13:40 +0100201 select OF_BOARD_SETUP
Ramon Friedc64f19b2019-04-27 11:15:23 +0300202 select PCI_ENDPOINT
Michal Simek84f3dec2018-07-23 15:55:13 +0200203 select SPI
204 select SUPPORT_OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800205 select SUPPORT_BIG_ENDIAN
206 select SUPPORT_LITTLE_ENDIAN
Simon Glassc13bbdc2023-10-26 14:31:34 -0400207 select SYSRESET_CMD_POWEROFF if CMD_POWEROFF
Tom Rini3ef67ae2021-08-26 11:47:59 -0400208 select SYS_CACHE_SHIFT_4
Wasim Khan4dab60b2021-03-08 16:48:16 +0100209 select IRQ
Simon Glassc13bbdc2023-10-26 14:31:34 -0400210 select SUPPORT_EXTENSION_SCAN if CMDLINE
Simon Glassa6cee932021-12-01 09:02:36 -0700211 select SUPPORT_ACPI
Bin Meng0c0d9b02018-08-02 23:58:03 -0700212 imply BITREVERSE
Simon Glass78b0ef52018-11-15 18:43:53 -0700213 select BLOBLIST
Marek Behúnf8bd43f2021-05-20 13:24:08 +0200214 imply LTO
Michal Simek2e7c8192018-07-23 15:55:14 +0200215 imply CMD_DM
Heinrich Schuchardt0e298732020-11-12 00:29:59 +0100216 imply CMD_EXCEPTION
Simon Glassf4cb4742017-05-17 03:25:44 -0600217 imply CMD_GETTIME
Simon Glass027608e2017-05-17 03:25:25 -0600218 imply CMD_HASH
Simon Glass3bebbe62017-05-17 03:25:34 -0600219 imply CMD_IO
Simon Glass30daabc2017-05-17 03:25:36 -0600220 imply CMD_IOTRACE
Simon Glassbecaa8f2017-05-17 03:25:43 -0600221 imply CMD_LZMADEC
Tom Rinie5289a72019-05-29 17:01:28 -0400222 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200223 imply CMD_SF_TEST
Tom Rinid8532af2017-06-02 11:03:50 -0400224 imply CRC32_VERIFY
225 imply FAT_WRITE
Rajan Vajab3b2ddb2018-09-19 03:43:46 -0700226 imply FIRMWARE
Andrew Scull451b8b12022-05-30 10:00:12 +0000227 imply FUZZING_ENGINE_SANDBOX
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100228 imply HASH_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400229 imply LZMA
Jens Wiklanderdca252d2018-09-25 16:40:17 +0200230 imply TEE
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200231 imply AVB_VERIFY
232 imply LIBAVB
233 imply CMD_AVB
Heinrich Schuchardtce33bcd2022-01-16 13:04:06 +0100234 imply PARTITION_TYPE_GUID
Igor Opaniuk623369c2021-02-14 16:27:27 +0100235 imply SCP03
236 imply CMD_SCP03
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200237 imply UDP_FUNCTION_FASTBOOT
Bin Meng1bb290d2018-10-15 02:21:26 -0700238 imply VIRTIO_MMIO
239 imply VIRTIO_PCI
240 imply VIRTIO_SANDBOX
Simon Glasse6832e62024-11-07 14:31:48 -0700241 # Re-enable this when fully implemented
242 # imply VIRTIO_BLK
Bin Meng1bb290d2018-10-15 02:21:26 -0700243 imply VIRTIO_NET
Simon Glass799b29b2018-12-10 10:37:31 -0700244 imply DM_SOUND
Ramon Friedc64f19b2019-04-27 11:15:23 +0300245 imply PCI_SANDBOX_EP
Simon Glass98d88f82019-02-16 20:24:49 -0700246 imply PCH
Alex Marginean0daa53a2019-06-03 19:12:28 +0300247 imply PHYLIB
248 imply DM_MDIO
Alex Marginean0649be52019-07-12 10:13:53 +0300249 imply DM_MDIO_MUX
Simon Glasse264be42023-05-04 16:54:57 -0600250 imply ACPI
Simon Glass8c501022019-12-06 21:41:54 -0700251 imply ACPI_PMC
252 imply ACPI_PMC_SANDBOX
253 imply CMD_PMC
John Chaufce6f982020-07-02 12:01:21 +0800254 imply CMD_CLONE
Simon Glass07a88862020-11-05 10:33:38 -0700255 imply SILENT_CONSOLE
Simon Glass529e2082020-11-05 10:33:48 -0700256 imply BOOTARGS_SUBST
Claudiu Manoild9eaa922021-03-14 20:14:57 +0800257 imply PHY_FIXED
258 imply DM_DSA
Kory Maincent965a34f2021-05-04 19:31:23 +0200259 imply CMD_EXTENSION
Simon Glass278efc682021-11-24 09:26:44 -0700260 imply KEYBOARD
Simon Glassef9e7622021-11-24 09:26:42 -0700261 imply PHYSMEM
Simon Glass29e64b52021-12-01 09:02:43 -0700262 imply GENERATE_ACPI_TABLE
Philippe Reynes462d1632022-03-28 22:56:53 +0200263 imply BINMAN
Alexander Gendin038cb022023-10-09 01:24:36 +0000264 imply CMD_MBR
265 imply CMD_MMC
Simon Glassb1dee9e2023-10-26 14:31:33 -0400266 imply BOOTSTD_DEFAULTS if BOOTSTD_FULL && CMDLINE
267 imply BOOTMETH_DISTRO if BOOTSTD_FULL && CMDLINE
268 imply CMD_SYSBOOT if BOOTSTD_FULL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900269
270config SH
271 bool "SuperH architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800272 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9520b712014-10-24 01:30:43 +0900273 select HAVE_PRIVATE_LIBGCC
Marek Vasut8fc9fa12019-08-31 18:27:58 +0200274 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900275
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900276config X86
277 bool "x86 architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100278 select HAVE_SETJMP
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600279 select SUPPORT_SPL
280 select SUPPORT_TPL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800281 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada58654502015-07-15 20:59:29 +0900282 select CREATE_ARCH_SYMLINK
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900283 select DM
Bin Meng59c4aa42018-10-15 02:21:16 -0700284 select HAVE_ARCH_IOMAP
Michal Simek84f3dec2018-07-23 15:55:13 +0200285 select HAVE_PRIVATE_LIBGCC
286 select OF_CONTROL
Bin Meng0e0204d2017-07-30 06:23:16 -0700287 select PCI
Simon Glassa6cee932021-12-01 09:02:36 -0700288 select SUPPORT_ACPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200289 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -0400290 select SYS_CACHE_SHIFT_6
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700291 select TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200292 select USE_PRIVATE_LIBGCC
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700293 select X86_TSC_TIMER
Wasim Khan4a7fef72021-03-08 16:48:15 +0100294 select IRQ
Simon Glassf69c0092020-07-19 13:55:52 -0600295 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng73f5bc12017-07-30 19:24:02 -0700296 imply BLK
Michal Simek2e7c8192018-07-23 15:55:14 +0200297 imply CMD_DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200298 imply CMD_FPGA_LOADMK
299 imply CMD_GETTIME
300 imply CMD_IO
301 imply CMD_IRQ
302 imply CMD_PCI
Tom Rinie5289a72019-05-29 17:01:28 -0400303 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200304 imply CMD_SF_TEST
Bin Meng0e0204d2017-07-30 06:23:16 -0700305 imply DM_GPIO
306 imply DM_KEYBOARD
Simon Glass828b7252017-07-30 19:24:01 -0700307 imply DM_MMC
Bin Meng0e0204d2017-07-30 06:23:16 -0700308 imply DM_RTC
Tom Rini15a2ab52023-10-27 20:59:51 -0400309 imply SCSI
Michal Simek84f3dec2018-07-23 15:55:13 +0200310 imply DM_SERIAL
Tom Riniddb1ec12024-01-10 13:46:10 -0500311 imply MTD
Bin Meng0e0204d2017-07-30 06:23:16 -0700312 imply DM_SPI
313 imply DM_SPI_FLASH
314 imply DM_USB
Simon Glass1cedca12023-08-21 21:17:01 -0600315 imply LAST_STAGE_INIT
Simon Glass52cb5042022-10-18 07:46:31 -0600316 imply VIDEO
Bin Mengaf5b8d22018-07-19 03:07:33 -0700317 imply SYSRESET
Kever Yang525ea472019-04-02 20:41:25 +0800318 imply SPL_SYSRESET
Bin Mengaf5b8d22018-07-19 03:07:33 -0700319 imply SYSRESET_X86
Chris Packhamb110e112017-08-28 20:50:46 +1200320 imply USB_ETHER_ASIX
321 imply USB_ETHER_SMSC95XX
Michal Simek84f3dec2018-07-23 15:55:13 +0200322 imply USB_HOST_ETHER
Simon Glass98d88f82019-02-16 20:24:49 -0700323 imply PCH
Simon Glassef9e7622021-11-24 09:26:42 -0700324 imply PHYSMEM
Simon Glass56382fb2019-05-02 10:52:24 -0600325 imply RTC_MC146818
Simon Glasse264be42023-05-04 16:54:57 -0600326 imply ACPI
Simon Glassb0282282021-12-01 09:02:39 -0700327 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glassbee77f62020-11-05 06:32:17 -0700328 imply SYSINFO if GENERATE_SMBIOS_TABLE
329 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glass65831d92021-12-18 11:27:50 -0700330 imply TIMESTAMP
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900331
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600332 # Thing to enable for when SPL/TPL are enabled: SPL
333 imply SPL_DM
334 imply SPL_OF_LIBFDT
Simon Glass284cb9c2021-07-10 21:14:31 -0600335 imply SPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600336 imply SPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700337 imply SPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600338 imply SPL_LIBCOMMON_SUPPORT
339 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600340 imply SPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600341 imply SPL_SPI_FLASH_SUPPORT
Simon Glassa5820472021-08-08 12:20:14 -0600342 imply SPL_SPI
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600343 imply SPL_OF_CONTROL
344 imply SPL_TIMER
345 imply SPL_REGMAP
346 imply SPL_SYSCON
347 # TPL
348 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600349 imply TPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600350 imply TPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700351 imply TPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600352 imply TPL_LIBCOMMON_SUPPORT
353 imply TPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600354 imply TPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600355 imply TPL_OF_CONTROL
356 imply TPL_TIMER
357 imply TPL_REGMAP
358 imply TPL_SYSCON
359
Chris Zankel1387dab2016-08-10 18:36:44 +0300360config XTENSA
361 bool "Xtensa architecture"
362 select CREATE_ARCH_SYMLINK
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800363 select SUPPORT_LITTLE_ENDIAN
Chris Zankel1387dab2016-08-10 18:36:44 +0300364 select SUPPORT_OF_CONTROL
365
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900366endchoice
367
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900368config SYS_ARCH
369 string
370 help
371 This option should contain the architecture name to build the
372 appropriate arch/<CONFIG_SYS_ARCH> directory.
373 All the architectures should specify this option correctly.
374
375config SYS_CPU
376 string
377 help
378 This option should contain the CPU name to build the correct
379 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
380
381 This is optional. For those targets without the CPU directory,
382 leave this option empty.
383
384config SYS_SOC
385 string
386 help
387 This option should contain the SoC name to build the directory
388 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
389
390 This is optional. For those targets without the SoC directory,
391 leave this option empty.
392
393config SYS_VENDOR
394 string
395 help
396 This option should contain the vendor name of the target board.
397 If it is set and
398 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
399 directory is compiled.
400 If CONFIG_SYS_BOARD is also set, the sources under
401 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
402
403 This is optional. For those targets without the vendor directory,
404 leave this option empty.
405
406config SYS_BOARD
407 string
408 help
409 This option should contain the name of the target board.
410 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
411 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
412 whether CONFIG_SYS_VENDOR is set or not.
413
414 This is optional. For those targets without the board directory,
415 leave this option empty.
416
417config SYS_CONFIG_NAME
Tom Rinibce01ee2024-01-22 17:39:20 -0500418 string "Board header file" if ARCH_MESON || ARCH_VERSAL || \
419 ARCH_VERSAL_NET || ARCH_ZYNQ || ARCH_ZYNQMP || \
420 ARCH_ZYNQMP_R5 || MICROBLAZE || NIOS2
421 default "meson64" if ARCH_MESON
422 default "microblaze-generic" if MICROBLAZE
423 default "xilinx_versal" if ARCH_VERSAL
424 default "xilinx_versal_net" if ARCH_VERSAL_NET
425 default "xilinx_zynqmp" if ARCH_ZYNQMP
426 default "xilinx_zynqmp_r5" if ARCH_ZYNQMP_R5
427 default "zynq-common" if ARCH_ZYNQ
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900428 help
429 This option should contain the base name of board header file.
430 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
431 should be included from include/config.h.
432
Vignesh Raghavendra384c1412019-04-22 21:43:32 +0530433config SYS_DISABLE_DCACHE_OPS
434 bool
435 help
436 This option disables dcache flush and dcache invalidation
437 operations. For example, on coherent systems where cache
438 operatios are not required, enable this option to avoid them.
439 Note that, its up to the individual architectures to implement
440 this functionality.
441
Tom Rinie9269a02021-12-12 22:12:30 -0500442config SYS_IMMR
Tom Rini0c4dded2022-03-30 09:30:15 -0400443 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinie9269a02021-12-12 22:12:30 -0500444 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
445 default 0xFF000000 if MPC8xx
446 default 0xF0000000 if ARCH_MPC8313
447 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
448 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali Rohárc68991e2022-05-02 18:29:25 +0200449 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
450 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
451 ARCH_P2020
Tom Rinie9269a02021-12-12 22:12:30 -0500452 default SYS_CCSRBAR_DEFAULT
453 help
454 Address for the Internal Memory-Mapped Registers (IMMR) window used
455 to configure the features of many Freescale / NXP SoCs.
456
Tom Rinib73cd902022-12-02 16:42:36 -0500457config MONITOR_IS_IN_RAM
458 bool "U-Boot is loaded in to RAM by a pre-loader"
459 depends on M68K || NIOS2
460
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100461menu "Skipping low level initialization functions"
Tom Rini53320122022-04-06 09:21:25 -0400462 depends on ARM || MIPS || RISCV
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100463
464config SKIP_LOWLEVEL_INIT
465 bool "Skip calls to certain low level initialization functions"
Tom Rinie1e85442021-08-27 21:18:30 -0400466 help
467 If enabled, then certain low level initializations (like setting up
468 the memory controller) are omitted and/or U-Boot does not relocate
469 itself into RAM.
470 Normally this variable MUST NOT be defined. The only exception is
471 when U-Boot is loaded (to RAM) by some other boot loader or by a
472 debugger which performs these initializations itself.
473
474config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100475 bool "Skip calls to certain low level initialization functions in SPL"
476 depends on SPL
Tom Rinie1e85442021-08-27 21:18:30 -0400477 help
478 If enabled, then certain low level initializations (like setting up
479 the memory controller) are omitted and/or U-Boot does not relocate
480 itself into RAM.
481 Normally this variable MUST NOT be defined. The only exception is
482 when U-Boot is loaded (to RAM) by some other boot loader or by a
483 debugger which performs these initializations itself.
484
485config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100486 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinie1e85442021-08-27 21:18:30 -0400487 depends on SPL && ARM
488 help
489 If enabled, then certain low level initializations (like setting up
490 the memory controller) are omitted and/or U-Boot does not relocate
491 itself into RAM.
492 Normally this variable MUST NOT be defined. The only exception is
493 when U-Boot is loaded (to RAM) by some other boot loader or by a
494 debugger which performs these initializations itself.
495
496config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100497 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400498 depends on ARM
499 help
500 This allows just the call to lowlevel_init() to be skipped. The
501 normal CP15 init (such as enabling the instruction cache) is still
502 performed.
503
504config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100505 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400506 depends on SPL && ARM
507 help
508 This allows just the call to lowlevel_init() to be skipped. The
509 normal CP15 init (such as enabling the instruction cache) is still
510 performed.
511
512config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100513 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400514 depends on TPL && ARM
515 help
516 This allows just the call to lowlevel_init() to be skipped. The
517 normal CP15 init (such as enabling the instruction cache) is still
518 performed.
519
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100520endmenu
521
Tom Rini295ab162022-10-28 20:27:10 -0400522config SYS_HAS_NONCACHED_MEMORY
523 bool "Enable reserving a non-cached memory area for drivers"
524 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
525 help
526 This is useful for drivers that would otherwise require a lot of
527 explicit cache maintenance. For some drivers it's also impossible to
528 properly maintain the cache. For example if the regions that need to
529 be flushed are not a multiple of the cache-line size, *and* padding
530 cannot be allocated between the regions to align them (i.e. if the
531 HW requires a contiguous array of regions, and the size of each
532 region is not cache-aligned), then a flush of one region may result
533 in overwriting data that hardware has written to another region in
534 the same cache-line. This can happen for example in network drivers
535 where descriptors for buffers are typically smaller than the CPU
536 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
537
538config SYS_NONCACHED_MEMORY
539 hex "Size in bytes of the non-cached memory area"
540 depends on SYS_HAS_NONCACHED_MEMORY
541 default 0x100000
542 help
543 Size of non-cached memory area. This area of memory will be typically
544 located right below the malloc() area and mapped uncached in the MMU.
545
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900546source "arch/arc/Kconfig"
547source "arch/arm/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900548source "arch/m68k/Kconfig"
549source "arch/microblaze/Kconfig"
550source "arch/mips/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900551source "arch/nios2/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900552source "arch/powerpc/Kconfig"
553source "arch/sandbox/Kconfig"
554source "arch/sh/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900555source "arch/x86/Kconfig"
Chris Zankel1387dab2016-08-10 18:36:44 +0300556source "arch/xtensa/Kconfig"
Rick Chen3301bfc2017-12-26 13:55:58 +0800557source "arch/riscv/Kconfig"
Tom Rinia67ff802022-03-23 17:19:55 -0400558
Tom Rinic4aecf62022-06-16 14:04:36 -0400559if ARM || M68K || PPC
560
561source "arch/Kconfig.nxp"
562
563endif
564
Tom Rinia67ff802022-03-23 17:19:55 -0400565source "board/keymile/Kconfig"
Michal Simek9599f8f2022-06-24 14:14:59 +0200566
Michal Simek9599f8f2022-06-24 14:14:59 +0200567choice
568 prompt "Endianness selection"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800569 default SYS_BIG_ENDIAN if MIPS || MICROBLAZE
570 default SYS_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200571 help
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800572 Some boards can be configured for either little or big endian
Michal Simek9599f8f2022-06-24 14:14:59 +0200573 byte order. These modes require different U-Boot images. In general there
574 is one preferred byteorder for a particular system but some systems are
575 just as commonly used in the one or the other endianness.
576
577config SYS_BIG_ENDIAN
578 bool "Big endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800579 depends on SUPPORT_BIG_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200580
581config SYS_LITTLE_ENDIAN
582 bool "Little endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800583 depends on SUPPORT_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200584endchoice