blob: f536234f48901bfe9ebec20aaca7caa1635a3b49 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Gabor Juhos02c754a2013-05-22 03:57:37 +00002/*
3 * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
Gabor Juhos02c754a2013-05-22 03:57:37 +00004 */
5
Paul Burton10a74b52013-11-09 10:22:08 +00006#ifndef _MALTA_CONFIG_H
7#define _MALTA_CONFIG_H
Gabor Juhos02c754a2013-05-22 03:57:37 +00008
Gabor Juhos02c754a2013-05-22 03:57:37 +00009/*
10 * System configuration
11 */
Paul Burton10a74b52013-11-09 10:22:08 +000012#define CONFIG_MALTA
Gabor Juhos02c754a2013-05-22 03:57:37 +000013
Gabor Juhos5e195152013-10-24 14:32:00 +020014#define CONFIG_MEMSIZE_IN_BYTES
15
Gabor Juhos652ccee2013-05-22 03:57:42 +000016#define CONFIG_PCI_GT64120
Paul Burton234882c2013-11-08 11:18:50 +000017#define CONFIG_PCI_MSC01
Gabor Juhos439c50c2013-05-22 03:57:44 +000018#define CONFIG_PCNET
Paul Burtonf38eea62013-11-08 11:18:52 +000019#define CONFIG_PCNET_79C973
20#define PCNET_HAS_PROM
Gabor Juhos652ccee2013-05-22 03:57:42 +000021
Paul Burtonc028f9b2013-11-08 11:18:55 +000022#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0
23
Gabor Juhos02c754a2013-05-22 03:57:37 +000024/*
25 * CPU Configuration
26 */
27#define CONFIG_SYS_MHZ 250 /* arbitrary value */
28#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Gabor Juhos02c754a2013-05-22 03:57:37 +000029
Gabor Juhos02c754a2013-05-22 03:57:37 +000030/*
31 * Memory map
32 */
Gabor Juhosc1df3702013-11-12 16:47:32 +010033#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Gabor Juhos02c754a2013-05-22 03:57:37 +000034
Paul Burton825cfbd2016-05-26 14:49:36 +010035#ifdef CONFIG_64BIT
36# define CONFIG_SYS_SDRAM_BASE 0xffffffff80000000
37#else
38# define CONFIG_SYS_SDRAM_BASE 0x80000000
39#endif
Gabor Juhos02c754a2013-05-22 03:57:37 +000040#define CONFIG_SYS_MEM_SIZE (256 * 1024 * 1024)
41
42#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
43
Paul Burton825cfbd2016-05-26 14:49:36 +010044#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x01000000)
45#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x00100000)
46#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x00800000)
Gabor Juhos02c754a2013-05-22 03:57:37 +000047
48#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
49#define CONFIG_SYS_BOOTPARAMS_LEN (128 * 1024)
Paul Burton657b9352013-11-26 17:45:28 +000050#define CONFIG_SYS_BOOTM_LEN (64 * 1024 * 1024)
Gabor Juhos02c754a2013-05-22 03:57:37 +000051
Gabor Juhos02c754a2013-05-22 03:57:37 +000052/*
53 * Serial driver
54 */
Paul Burton58ce2cc2016-05-17 07:43:27 +010055#define CONFIG_SYS_NS16550_PORT_MAPPED
Gabor Juhos02c754a2013-05-22 03:57:37 +000056
57/*
Gabor Juhos02c754a2013-05-22 03:57:37 +000058 * Flash configuration
59 */
Paul Burton825cfbd2016-05-26 14:49:36 +010060#ifdef CONFIG_64BIT
61# define CONFIG_SYS_FLASH_BASE 0xffffffffbe000000
62#else
63# define CONFIG_SYS_FLASH_BASE 0xbe000000
64#endif
Gabor Juhos2c434772013-05-22 03:57:39 +000065#define CONFIG_SYS_MAX_FLASH_BANKS 1
66#define CONFIG_SYS_MAX_FLASH_SECT 128
Gabor Juhos02c754a2013-05-22 03:57:37 +000067
68/*
Paul Burton60465222013-11-08 11:18:56 +000069 * Environment
70 */
Paul Burton60465222013-11-08 11:18:56 +000071#define CONFIG_ENV_SECT_SIZE 0x20000
72#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
73#define CONFIG_ENV_ADDR \
74 (CONFIG_SYS_FLASH_BASE + (4 << 20) - CONFIG_ENV_SIZE)
75
76/*
Paul Burtonc6c38532015-01-29 10:38:20 +000077 * IDE/ATA
78 */
79#define CONFIG_SYS_IDE_MAXBUS 1
80#define CONFIG_SYS_IDE_MAXDEVICE 2
81#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS
82#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01f0
83#define CONFIG_SYS_ATA_DATA_OFFSET 0
84#define CONFIG_SYS_ATA_REG_OFFSET 0
85
86/*
Gabor Juhos02c754a2013-05-22 03:57:37 +000087 * Commands
88 */
Gabor Juhos652ccee2013-05-22 03:57:42 +000089
Paul Burton10a74b52013-11-09 10:22:08 +000090#endif /* _MALTA_CONFIG_H */