blob: 88afc76bbbf6a70d9ae9432e87485242451fb445 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070018#include <fdt_support.h>
Simon Glassa7b51302019-11-14 12:57:46 -070019#include <init.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010020#include <ioports.h>
Simon Glass0f2af882020-05-10 11:40:05 -060021#include <log.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010022#include <mpc83xx.h>
23#include <i2c.h>
24#include <miiphy.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060025#include <asm/global_data.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010026#include <asm/io.h>
27#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010028#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010029#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060030#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090031#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020032#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010033
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010034#include "../common/common.h"
35
Simon Glass39f90ba2017-03-31 08:40:25 -060036DECLARE_GLOBAL_DATA_PTR;
37
Valentin Longchampf2893a92015-02-10 17:10:16 +010038static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
39
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000040static int piggy_present(void)
41{
42 struct km_bec_fpga __iomem *base =
Tom Rini6a5dccc2022-11-16 13:10:41 -050043 (struct km_bec_fpga __iomem *)CFG_SYS_KMBEC_FPGA_BASE;
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000044
45 return in_8(&base->bprth) & PIGGY_PRESENT;
46}
47
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000048int ethernet_present(void)
49{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000050 return piggy_present();
51}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000052
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010053int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010054{
Heiko Schocher3a8dd212011-03-08 10:47:39 +010055 struct km_bec_fpga *base =
Tom Rini6a5dccc2022-11-16 13:10:41 -050056 (struct km_bec_fpga *)CFG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010057
Mario Six84eb4312019-01-21 09:17:28 +010058#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +010059 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010060 /*
61 * Because of errata in the UCCs, we have to write to the reserved
62 * registers to slow the clocks down.
63 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010064 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +010065 switch (svid) {
66 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010067 /*
68 * MPC8360ECE.pdf QE_ENET10 table 4:
69 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
70 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
71 */
Heiko Schocher5d87e452009-02-24 11:30:48 +010072 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
73 break;
74 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010075 /*
76 * MPC8360ECE.pdf QE_ENET10 table 4:
77 * IMMR + 0x14AC[24:27] = 1010
78 */
Heiko Schocher5d87e452009-02-24 11:30:48 +010079 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
80 0x00000050, 0x000000a0);
81 break;
82 }
Heiko Schocher466924f2010-02-18 08:08:25 +010083#endif
84
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010085 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010086 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +010087 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010088 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +020089 /* enable Application Buffer */
90 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010091
92 return 0;
93}
94
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010095int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +010096{
Holger Brunck0340b6a2019-11-25 17:24:14 +010097 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
98 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
Heiko Schocher46743182009-02-24 11:30:34 +010099 return 0;
100}
101
Heiko Schochercfc58042010-04-26 13:07:28 +0200102int last_stage_init(void)
103{
Mario Six92e20d92019-01-21 09:17:35 +0100104#if defined(CONFIG_TARGET_KMCOGE5NE)
Tom Rini505e23e2022-06-25 11:02:48 -0400105 /*
106 * BFTIC3 on the local bus CS4
107 */
108 struct bfticu_iomap *base = (struct bfticu_iomap *)0xB0000000;
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200109 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
110
111 if (dip_switch != 0) {
112 /* start bootloader */
113 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600114 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200115 }
116#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200117 set_km_env();
118 return 0;
119}
120
Holger Brunck828411f2013-05-06 15:02:40 +0200121static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100122{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100123 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100124 u32 msize = 0;
125 u32 ddr_size;
126 u32 ddr_size_log2;
127
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100128 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Tom Rini6a5dccc2022-11-16 13:10:41 -0500129 out_be32(&im->ddr.csbnds[0].csbnds, (CFG_SYS_DDR_CS0_BNDS) | 0x7f);
130 out_be32(&im->ddr.cs_config[0], CFG_SYS_DDR_CS0_CONFIG);
131 out_be32(&im->ddr.timing_cfg_0, CFG_SYS_DDR_TIMING_0);
132 out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1);
133 out_be32(&im->ddr.timing_cfg_2, CFG_SYS_DDR_TIMING_2);
134 out_be32(&im->ddr.timing_cfg_3, CFG_SYS_DDR_TIMING_3);
135 out_be32(&im->ddr.sdram_cfg, CFG_SYS_DDR_SDRAM_CFG);
136 out_be32(&im->ddr.sdram_cfg2, CFG_SYS_DDR_SDRAM_CFG2);
137 out_be32(&im->ddr.sdram_mode, CFG_SYS_DDR_MODE);
138 out_be32(&im->ddr.sdram_mode2, CFG_SYS_DDR_MODE2);
139 out_be32(&im->ddr.sdram_interval, CFG_SYS_DDR_INTERVAL);
140 out_be32(&im->ddr.sdram_clk_cntl, CFG_SYS_DDR_CLK_CNTL);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100141 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100142 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100143
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100144 disable_addr_trans();
Tom Rinibb4dd962022-11-16 13:10:37 -0500145 msize = get_ram_size(CFG_SYS_SDRAM_BASE, CFG_SYS_SDRAM_SIZE);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100146 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100147 msize /= (1024 * 1024);
Tom Rinibb4dd962022-11-16 13:10:37 -0500148 if (CFG_SYS_SDRAM_SIZE >> 20 != msize) {
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100149 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100150 (ddr_size > 1);
151 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100152 if (ddr_size & 1)
153 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100154 out_be32(&im->sysconf.ddrlaw[0].ar,
155 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
156 out_be32(&im->ddr.csbnds[0].csbnds,
157 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100158 }
159
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100160 return msize;
161}
162
Simon Glassd35f3382017-04-06 12:47:05 -0600163int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100164{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100165 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100166 u32 msize = 0;
167
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100168 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600169 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100170
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100171 out_be32(&im->sysconf.ddrlaw[0].bar,
Tom Rinibb4dd962022-11-16 13:10:37 -0500172 CFG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100173 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100174
Peter Tysercb4731f2009-06-30 17:15:50 -0500175#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100176 /*
177 * Initialize DDR ECC byte
178 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100179 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100180#endif
181
182 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600183 gd->ram_size = msize * 1024 * 1024;
184
185 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100186}
187
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100188int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100189{
Holger Brunck72162522020-10-08 12:27:22 +0200190 puts("Board: Hitachi " CONFIG_SYS_CONFIG_NAME);
Heiko Schocher466924f2010-02-18 08:08:25 +0100191
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000192 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100193 puts(" with PIGGY.");
194 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100195 return 0;
196}
197
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900198int ft_board_setup(void *blob, struct bd_info *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100199{
Heiko Schocher466924f2010-02-18 08:08:25 +0100200 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600201
202 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100203}
Heiko Schocher46743182009-02-24 11:30:34 +0100204
205#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100206int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100207{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100208 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100209 return 0;
210}
211#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200212
213#if defined(CONFIG_POST)
214int post_hotkeys_pressed(void)
215{
216 int testpin = 0;
217 struct km_bec_fpga *base =
Tom Rini6a5dccc2022-11-16 13:10:41 -0500218 (struct km_bec_fpga *)CFG_SYS_KMBEC_FPGA_BASE;
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200219 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
220 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
221 debug("post_hotkeys_pressed: %d\n", !testpin);
222 return testpin;
223}
224
225ulong post_word_load(void)
226{
227 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
228 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
229 return in_le32(addr);
230
231}
232void post_word_store(ulong value)
233{
234 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
235 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
236 out_le32(addr, value);
237}
238
239int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
240{
Holger Brunck108ce1b2020-10-29 13:54:54 +0100241 *vstart = CONFIG_SYS_MEMTEST_START;
242 *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200243 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
244
245 return 0;
246}
247#endif