blob: feca7be37276701013cb6abd88db1056eabf2522 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Simon Glassa7b51302019-11-14 12:57:46 -070018#include <init.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010019#include <ioports.h>
20#include <mpc83xx.h>
21#include <i2c.h>
22#include <miiphy.h>
23#include <asm/io.h>
24#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010025#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010026#include <pci.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090027#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020028#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010029
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010030#include "../common/common.h"
31
Simon Glass39f90ba2017-03-31 08:40:25 -060032DECLARE_GLOBAL_DATA_PTR;
33
Valentin Longchampf2893a92015-02-10 17:10:16 +010034static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
35
Holger Brunck02738892013-07-04 15:37:31 +020036const qe_iop_conf_t qe_iop_conf_tab[] = {
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010037 /* port pin dir open_drain assign */
Mario Six84eb4312019-01-21 09:17:28 +010038#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010039 /* MDIO */
40 {0, 1, 3, 0, 2}, /* MDIO */
41 {0, 2, 1, 0, 1}, /* MDC */
42
43 /* UCC4 - UEC */
44 {1, 14, 1, 0, 1}, /* TxD0 */
45 {1, 15, 1, 0, 1}, /* TxD1 */
46 {1, 20, 2, 0, 1}, /* RxD0 */
47 {1, 21, 2, 0, 1}, /* RxD1 */
48 {1, 18, 1, 0, 1}, /* TX_EN */
49 {1, 26, 2, 0, 1}, /* RX_DV */
50 {1, 27, 2, 0, 1}, /* RX_ER */
51 {1, 24, 2, 0, 1}, /* COL */
52 {1, 25, 2, 0, 1}, /* CRS */
53 {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
54 {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
55
56 /* DUART - UART2 */
57 {5, 0, 1, 0, 2}, /* UART2_SOUT */
58 {5, 2, 1, 0, 1}, /* UART2_RTS */
59 {5, 3, 2, 0, 2}, /* UART2_SIN */
60 {5, 1, 2, 0, 3}, /* UART2_CTS */
Mario Sixb2e701c2019-01-21 09:17:24 +010061#elif !defined(CONFIG_ARCH_MPC8309)
Heiko Schocher466924f2010-02-18 08:08:25 +010062 /* Local Bus */
63 {0, 16, 1, 0, 3}, /* LA00 */
64 {0, 17, 1, 0, 3}, /* LA01 */
65 {0, 18, 1, 0, 3}, /* LA02 */
66 {0, 19, 1, 0, 3}, /* LA03 */
67 {0, 20, 1, 0, 3}, /* LA04 */
68 {0, 21, 1, 0, 3}, /* LA05 */
69 {0, 22, 1, 0, 3}, /* LA06 */
70 {0, 23, 1, 0, 3}, /* LA07 */
71 {0, 24, 1, 0, 3}, /* LA08 */
72 {0, 25, 1, 0, 3}, /* LA09 */
73 {0, 26, 1, 0, 3}, /* LA10 */
74 {0, 27, 1, 0, 3}, /* LA11 */
75 {0, 28, 1, 0, 3}, /* LA12 */
76 {0, 29, 1, 0, 3}, /* LA13 */
77 {0, 30, 1, 0, 3}, /* LA14 */
78 {0, 31, 1, 0, 3}, /* LA15 */
79
80 /* MDIO */
81 {3, 4, 3, 0, 2}, /* MDIO */
82 {3, 5, 1, 0, 2}, /* MDC */
83
84 /* UCC4 - UEC */
85 {1, 18, 1, 0, 1}, /* TxD0 */
86 {1, 19, 1, 0, 1}, /* TxD1 */
87 {1, 22, 2, 0, 1}, /* RxD0 */
88 {1, 23, 2, 0, 1}, /* RxD1 */
89 {1, 26, 2, 0, 1}, /* RxER */
90 {1, 28, 2, 0, 1}, /* Rx_DV */
91 {1, 30, 1, 0, 1}, /* TxEN */
92 {1, 31, 2, 0, 1}, /* CRS */
93 {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
94#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010095
96 /* END of table */
97 {0, 0, 0, 0, QE_IOP_TAB_END},
98};
99
Heiko Schocher466924f2010-02-18 08:08:25 +0100100#if defined(CONFIG_SUVD3)
101const uint upma_table[] = {
102 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
103 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
104 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
105 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
106 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
107 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
108 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
109 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
110 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
111 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
112 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
113 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
114 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
115 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
116 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
117 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
118};
119#endif
120
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000121static int piggy_present(void)
122{
123 struct km_bec_fpga __iomem *base =
124 (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
125
126 return in_8(&base->bprth) & PIGGY_PRESENT;
127}
128
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000129int ethernet_present(void)
130{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000131 return piggy_present();
132}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000133
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100134int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100135{
Heiko Schocher3a8dd212011-03-08 10:47:39 +0100136 struct km_bec_fpga *base =
137 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher466924f2010-02-18 08:08:25 +0100138#if defined(CONFIG_SUVD3)
139 immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
140 fsl_lbc_t *lbc = &immap->im_lbc;
141 u32 *mxmr = &lbc->mamr;
142#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100143
Mario Six84eb4312019-01-21 09:17:28 +0100144#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +0100145 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100146 /*
147 * Because of errata in the UCCs, we have to write to the reserved
148 * registers to slow the clocks down.
149 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100150 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +0100151 switch (svid) {
152 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100153 /*
154 * MPC8360ECE.pdf QE_ENET10 table 4:
155 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
156 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
157 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100158 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
159 break;
160 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100161 /*
162 * MPC8360ECE.pdf QE_ENET10 table 4:
163 * IMMR + 0x14AC[24:27] = 1010
164 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100165 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
166 0x00000050, 0x000000a0);
167 break;
168 }
Heiko Schocher466924f2010-02-18 08:08:25 +0100169#endif
170
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100171 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100172 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100173 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100174 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +0200175 /* enable Application Buffer */
176 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100177
Heiko Schocher466924f2010-02-18 08:08:25 +0100178#if defined(CONFIG_SUVD3)
179 /* configure UPMA for APP1 */
180 upmconfig(UPMA, (uint *) upma_table,
181 sizeof(upma_table) / sizeof(uint));
182 out_be32(mxmr, CONFIG_SYS_MAMR);
183#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100184 return 0;
185}
186
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100187int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100188{
Holger Brunck0340b6a2019-11-25 17:24:14 +0100189 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
190 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
Heiko Schocher46743182009-02-24 11:30:34 +0100191 return 0;
192}
193
Heiko Schochercfc58042010-04-26 13:07:28 +0200194int last_stage_init(void)
195{
Mario Six92e20d92019-01-21 09:17:35 +0100196#if defined(CONFIG_TARGET_KMCOGE5NE)
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200197 struct bfticu_iomap *base =
198 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
199 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
200
201 if (dip_switch != 0) {
202 /* start bootloader */
203 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600204 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200205 }
206#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200207 set_km_env();
208 return 0;
209}
210
Holger Brunck828411f2013-05-06 15:02:40 +0200211static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100212{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100213 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100214 u32 msize = 0;
215 u32 ddr_size;
216 u32 ddr_size_log2;
217
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100218 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100219 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100220 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
221 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
222 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
223 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
224 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
225 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
226 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
227 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
228 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
229 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
230 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
231 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100232 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100233
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100234 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100235 disable_addr_trans();
Mario Sixc9f92772019-01-21 09:18:15 +0100236 msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100237 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100238 msize /= (1024 * 1024);
239 if (CONFIG_SYS_DDR_SIZE != msize) {
240 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100241 (ddr_size > 1);
242 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100243 if (ddr_size & 1)
244 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100245 out_be32(&im->sysconf.ddrlaw[0].ar,
246 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
247 out_be32(&im->ddr.csbnds[0].csbnds,
248 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100249 }
250
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100251 return msize;
252}
253
Simon Glassd35f3382017-04-06 12:47:05 -0600254int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100255{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100256 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100257 u32 msize = 0;
258
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100259 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600260 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100261
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100262 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Sixc9f92772019-01-21 09:18:15 +0100263 CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100264 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100265
Peter Tysercb4731f2009-06-30 17:15:50 -0500266#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100267 /*
268 * Initialize DDR ECC byte
269 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100270 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100271#endif
272
273 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600274 gd->ram_size = msize * 1024 * 1024;
275
276 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100277}
278
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100279int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100280{
Holger Brunckb3d5f192019-11-26 19:09:02 +0100281 puts("Board: ABB " CONFIG_SYS_CONFIG_NAME);
Heiko Schocher466924f2010-02-18 08:08:25 +0100282
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000283 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100284 puts(" with PIGGY.");
285 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100286 return 0;
287}
288
Valentin Longchamp846a57a2015-11-17 10:53:38 +0100289int ft_board_setup(void *blob, bd_t *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100290{
Heiko Schocher466924f2010-02-18 08:08:25 +0100291 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600292
293 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100294}
Heiko Schocher46743182009-02-24 11:30:34 +0100295
296#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100297int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100298{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100299 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100300 return 0;
301}
302#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200303
304#if defined(CONFIG_POST)
305int post_hotkeys_pressed(void)
306{
307 int testpin = 0;
308 struct km_bec_fpga *base =
309 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
310 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
311 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
312 debug("post_hotkeys_pressed: %d\n", !testpin);
313 return testpin;
314}
315
316ulong post_word_load(void)
317{
318 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
319 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
320 return in_le32(addr);
321
322}
323void post_word_store(ulong value)
324{
325 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
326 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
327 out_le32(addr, value);
328}
329
330int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
331{
332 *vstart = CONFIG_SYS_MEMTEST_START;
333 *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
334 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
335
336 return 0;
337}
338#endif