blob: 0aad452dde6799d7c959d92d59025497eef3a597 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070018#include <fdt_support.h>
Simon Glassa7b51302019-11-14 12:57:46 -070019#include <init.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010020#include <ioports.h>
Simon Glass0f2af882020-05-10 11:40:05 -060021#include <log.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010022#include <mpc83xx.h>
23#include <i2c.h>
24#include <miiphy.h>
25#include <asm/io.h>
26#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010027#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010028#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090030#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020031#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010032
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010033#include "../common/common.h"
34
Simon Glass39f90ba2017-03-31 08:40:25 -060035DECLARE_GLOBAL_DATA_PTR;
36
Valentin Longchampf2893a92015-02-10 17:10:16 +010037static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
38
Holger Brunck02738892013-07-04 15:37:31 +020039const qe_iop_conf_t qe_iop_conf_tab[] = {
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010040 /* port pin dir open_drain assign */
Mario Six84eb4312019-01-21 09:17:28 +010041#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010042 /* MDIO */
43 {0, 1, 3, 0, 2}, /* MDIO */
44 {0, 2, 1, 0, 1}, /* MDC */
45
46 /* UCC4 - UEC */
47 {1, 14, 1, 0, 1}, /* TxD0 */
48 {1, 15, 1, 0, 1}, /* TxD1 */
49 {1, 20, 2, 0, 1}, /* RxD0 */
50 {1, 21, 2, 0, 1}, /* RxD1 */
51 {1, 18, 1, 0, 1}, /* TX_EN */
52 {1, 26, 2, 0, 1}, /* RX_DV */
53 {1, 27, 2, 0, 1}, /* RX_ER */
54 {1, 24, 2, 0, 1}, /* COL */
55 {1, 25, 2, 0, 1}, /* CRS */
56 {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
57 {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
58
59 /* DUART - UART2 */
60 {5, 0, 1, 0, 2}, /* UART2_SOUT */
61 {5, 2, 1, 0, 1}, /* UART2_RTS */
62 {5, 3, 2, 0, 2}, /* UART2_SIN */
63 {5, 1, 2, 0, 3}, /* UART2_CTS */
Mario Sixb2e701c2019-01-21 09:17:24 +010064#elif !defined(CONFIG_ARCH_MPC8309)
Heiko Schocher466924f2010-02-18 08:08:25 +010065 /* Local Bus */
66 {0, 16, 1, 0, 3}, /* LA00 */
67 {0, 17, 1, 0, 3}, /* LA01 */
68 {0, 18, 1, 0, 3}, /* LA02 */
69 {0, 19, 1, 0, 3}, /* LA03 */
70 {0, 20, 1, 0, 3}, /* LA04 */
71 {0, 21, 1, 0, 3}, /* LA05 */
72 {0, 22, 1, 0, 3}, /* LA06 */
73 {0, 23, 1, 0, 3}, /* LA07 */
74 {0, 24, 1, 0, 3}, /* LA08 */
75 {0, 25, 1, 0, 3}, /* LA09 */
76 {0, 26, 1, 0, 3}, /* LA10 */
77 {0, 27, 1, 0, 3}, /* LA11 */
78 {0, 28, 1, 0, 3}, /* LA12 */
79 {0, 29, 1, 0, 3}, /* LA13 */
80 {0, 30, 1, 0, 3}, /* LA14 */
81 {0, 31, 1, 0, 3}, /* LA15 */
82
83 /* MDIO */
84 {3, 4, 3, 0, 2}, /* MDIO */
85 {3, 5, 1, 0, 2}, /* MDC */
86
87 /* UCC4 - UEC */
88 {1, 18, 1, 0, 1}, /* TxD0 */
89 {1, 19, 1, 0, 1}, /* TxD1 */
90 {1, 22, 2, 0, 1}, /* RxD0 */
91 {1, 23, 2, 0, 1}, /* RxD1 */
92 {1, 26, 2, 0, 1}, /* RxER */
93 {1, 28, 2, 0, 1}, /* Rx_DV */
94 {1, 30, 1, 0, 1}, /* TxEN */
95 {1, 31, 2, 0, 1}, /* CRS */
96 {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
97#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010098
99 /* END of table */
100 {0, 0, 0, 0, QE_IOP_TAB_END},
101};
102
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000103static int piggy_present(void)
104{
105 struct km_bec_fpga __iomem *base =
106 (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
107
108 return in_8(&base->bprth) & PIGGY_PRESENT;
109}
110
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000111int ethernet_present(void)
112{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000113 return piggy_present();
114}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000115
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100116int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100117{
Heiko Schocher3a8dd212011-03-08 10:47:39 +0100118 struct km_bec_fpga *base =
119 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100120
Mario Six84eb4312019-01-21 09:17:28 +0100121#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +0100122 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100123 /*
124 * Because of errata in the UCCs, we have to write to the reserved
125 * registers to slow the clocks down.
126 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100127 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +0100128 switch (svid) {
129 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100130 /*
131 * MPC8360ECE.pdf QE_ENET10 table 4:
132 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
133 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
134 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100135 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
136 break;
137 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100138 /*
139 * MPC8360ECE.pdf QE_ENET10 table 4:
140 * IMMR + 0x14AC[24:27] = 1010
141 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100142 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
143 0x00000050, 0x000000a0);
144 break;
145 }
Heiko Schocher466924f2010-02-18 08:08:25 +0100146#endif
147
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100148 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100149 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100150 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100151 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +0200152 /* enable Application Buffer */
153 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100154
155 return 0;
156}
157
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100158int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100159{
Holger Brunck0340b6a2019-11-25 17:24:14 +0100160 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
161 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
Heiko Schocher46743182009-02-24 11:30:34 +0100162 return 0;
163}
164
Heiko Schochercfc58042010-04-26 13:07:28 +0200165int last_stage_init(void)
166{
Mario Six92e20d92019-01-21 09:17:35 +0100167#if defined(CONFIG_TARGET_KMCOGE5NE)
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200168 struct bfticu_iomap *base =
169 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
170 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
171
172 if (dip_switch != 0) {
173 /* start bootloader */
174 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600175 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200176 }
177#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200178 set_km_env();
179 return 0;
180}
181
Holger Brunck828411f2013-05-06 15:02:40 +0200182static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100183{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100184 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100185 u32 msize = 0;
186 u32 ddr_size;
187 u32 ddr_size_log2;
188
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100189 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100190 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100191 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
192 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
193 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
194 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
195 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
196 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
197 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
198 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
199 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
200 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
201 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
202 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100203 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100204
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100205 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100206 disable_addr_trans();
Mario Sixc9f92772019-01-21 09:18:15 +0100207 msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100208 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100209 msize /= (1024 * 1024);
210 if (CONFIG_SYS_DDR_SIZE != msize) {
211 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100212 (ddr_size > 1);
213 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100214 if (ddr_size & 1)
215 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100216 out_be32(&im->sysconf.ddrlaw[0].ar,
217 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
218 out_be32(&im->ddr.csbnds[0].csbnds,
219 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100220 }
221
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100222 return msize;
223}
224
Simon Glassd35f3382017-04-06 12:47:05 -0600225int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100226{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100227 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100228 u32 msize = 0;
229
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100230 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600231 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100232
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100233 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Sixc9f92772019-01-21 09:18:15 +0100234 CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100235 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100236
Peter Tysercb4731f2009-06-30 17:15:50 -0500237#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100238 /*
239 * Initialize DDR ECC byte
240 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100241 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100242#endif
243
244 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600245 gd->ram_size = msize * 1024 * 1024;
246
247 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100248}
249
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100250int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100251{
Holger Brunckb3d5f192019-11-26 19:09:02 +0100252 puts("Board: ABB " CONFIG_SYS_CONFIG_NAME);
Heiko Schocher466924f2010-02-18 08:08:25 +0100253
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000254 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100255 puts(" with PIGGY.");
256 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100257 return 0;
258}
259
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900260int ft_board_setup(void *blob, struct bd_info *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100261{
Heiko Schocher466924f2010-02-18 08:08:25 +0100262 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600263
264 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100265}
Heiko Schocher46743182009-02-24 11:30:34 +0100266
267#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100268int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100269{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100270 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100271 return 0;
272}
273#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200274
275#if defined(CONFIG_POST)
276int post_hotkeys_pressed(void)
277{
278 int testpin = 0;
279 struct km_bec_fpga *base =
280 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
281 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
282 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
283 debug("post_hotkeys_pressed: %d\n", !testpin);
284 return testpin;
285}
286
287ulong post_word_load(void)
288{
289 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
290 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
291 return in_le32(addr);
292
293}
294void post_word_store(ulong value)
295{
296 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
297 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
298 out_le32(addr, value);
299}
300
301int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
302{
Ashok Reddy Soma41e8edf2020-05-04 15:26:21 +0200303 /*
304 * These match CONFIG_SYS_MEMTEST_START and
305 * (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START)
306 */
307 *vstart = 0x00100000;
308 *size = 0xe00000;
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200309 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
310
311 return 0;
312}
313#endif