blob: 9eb000cca4d021c8c1196049ddf04bbe99c79a32 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070018#include <fdt_support.h>
Simon Glassa7b51302019-11-14 12:57:46 -070019#include <init.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010020#include <ioports.h>
Simon Glass0f2af882020-05-10 11:40:05 -060021#include <log.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010022#include <mpc83xx.h>
23#include <i2c.h>
24#include <miiphy.h>
25#include <asm/io.h>
26#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010027#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010028#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090030#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020031#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010032
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010033#include "../common/common.h"
34
Simon Glass39f90ba2017-03-31 08:40:25 -060035DECLARE_GLOBAL_DATA_PTR;
36
Valentin Longchampf2893a92015-02-10 17:10:16 +010037static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
38
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000039static int piggy_present(void)
40{
41 struct km_bec_fpga __iomem *base =
42 (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
43
44 return in_8(&base->bprth) & PIGGY_PRESENT;
45}
46
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000047int ethernet_present(void)
48{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000049 return piggy_present();
50}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +000051
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010052int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010053{
Heiko Schocher3a8dd212011-03-08 10:47:39 +010054 struct km_bec_fpga *base =
55 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010056
Mario Six84eb4312019-01-21 09:17:28 +010057#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +010058 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010059 /*
60 * Because of errata in the UCCs, we have to write to the reserved
61 * registers to slow the clocks down.
62 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010063 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +010064 switch (svid) {
65 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010066 /*
67 * MPC8360ECE.pdf QE_ENET10 table 4:
68 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
69 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
70 */
Heiko Schocher5d87e452009-02-24 11:30:48 +010071 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
72 break;
73 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010074 /*
75 * MPC8360ECE.pdf QE_ENET10 table 4:
76 * IMMR + 0x14AC[24:27] = 1010
77 */
Heiko Schocher5d87e452009-02-24 11:30:48 +010078 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
79 0x00000050, 0x000000a0);
80 break;
81 }
Heiko Schocher466924f2010-02-18 08:08:25 +010082#endif
83
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010084 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010085 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +010086 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010087 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +020088 /* enable Application Buffer */
89 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010090
91 return 0;
92}
93
Heiko Schocher8ce3dd52011-03-15 16:52:29 +010094int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +010095{
Holger Brunck0340b6a2019-11-25 17:24:14 +010096 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
97 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
Heiko Schocher46743182009-02-24 11:30:34 +010098 return 0;
99}
100
Heiko Schochercfc58042010-04-26 13:07:28 +0200101int last_stage_init(void)
102{
Mario Six92e20d92019-01-21 09:17:35 +0100103#if defined(CONFIG_TARGET_KMCOGE5NE)
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200104 struct bfticu_iomap *base =
105 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
106 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
107
108 if (dip_switch != 0) {
109 /* start bootloader */
110 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600111 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200112 }
113#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200114 set_km_env();
115 return 0;
116}
117
Holger Brunck828411f2013-05-06 15:02:40 +0200118static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100119{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100120 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100121 u32 msize = 0;
122 u32 ddr_size;
123 u32 ddr_size_log2;
124
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100125 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100126 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100127 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
128 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
129 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
130 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
131 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
132 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
133 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
134 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
135 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
136 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
137 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
138 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100139 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100140
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100141 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100142 disable_addr_trans();
Mario Sixc9f92772019-01-21 09:18:15 +0100143 msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100144 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100145 msize /= (1024 * 1024);
146 if (CONFIG_SYS_DDR_SIZE != msize) {
147 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100148 (ddr_size > 1);
149 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100150 if (ddr_size & 1)
151 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100152 out_be32(&im->sysconf.ddrlaw[0].ar,
153 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
154 out_be32(&im->ddr.csbnds[0].csbnds,
155 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100156 }
157
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100158 return msize;
159}
160
Simon Glassd35f3382017-04-06 12:47:05 -0600161int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100162{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100163 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100164 u32 msize = 0;
165
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100166 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600167 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100168
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100169 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Sixc9f92772019-01-21 09:18:15 +0100170 CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100171 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100172
Peter Tysercb4731f2009-06-30 17:15:50 -0500173#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100174 /*
175 * Initialize DDR ECC byte
176 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100177 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100178#endif
179
180 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600181 gd->ram_size = msize * 1024 * 1024;
182
183 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100184}
185
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100186int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100187{
Holger Brunck72162522020-10-08 12:27:22 +0200188 puts("Board: Hitachi " CONFIG_SYS_CONFIG_NAME);
Heiko Schocher466924f2010-02-18 08:08:25 +0100189
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000190 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100191 puts(" with PIGGY.");
192 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100193 return 0;
194}
195
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900196int ft_board_setup(void *blob, struct bd_info *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100197{
Heiko Schocher466924f2010-02-18 08:08:25 +0100198 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600199
200 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100201}
Heiko Schocher46743182009-02-24 11:30:34 +0100202
203#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100204int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100205{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100206 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100207 return 0;
208}
209#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200210
211#if defined(CONFIG_POST)
212int post_hotkeys_pressed(void)
213{
214 int testpin = 0;
215 struct km_bec_fpga *base =
216 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
217 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
218 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
219 debug("post_hotkeys_pressed: %d\n", !testpin);
220 return testpin;
221}
222
223ulong post_word_load(void)
224{
225 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
226 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
227 return in_le32(addr);
228
229}
230void post_word_store(ulong value)
231{
232 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
233 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
234 out_le32(addr, value);
235}
236
237int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
238{
Ashok Reddy Soma41e8edf2020-05-04 15:26:21 +0200239 /*
240 * These match CONFIG_SYS_MEMTEST_START and
241 * (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START)
242 */
243 *vstart = 0x00100000;
244 *size = 0xe00000;
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200245 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
246
247 return 0;
248}
249#endif