Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2006 Freescale Semiconductor, Inc. |
| 4 | * Dave Liu <daveliu@freescale.com> |
| 5 | * |
| 6 | * Copyright (C) 2007 Logic Product Development, Inc. |
| 7 | * Peter Barada <peterb@logicpd.com> |
| 8 | * |
| 9 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 10 | * Anton Vorontsov <avorontsov@ru.mvista.com> |
| 11 | * |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 12 | * (C) Copyright 2008 - 2010 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 13 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <common.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 17 | #include <env.h> |
Simon Glass | 3bbe70c | 2019-12-28 10:44:54 -0700 | [diff] [blame] | 18 | #include <fdt_support.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 19 | #include <init.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 20 | #include <ioports.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 21 | #include <log.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 22 | #include <mpc83xx.h> |
| 23 | #include <i2c.h> |
| 24 | #include <miiphy.h> |
| 25 | #include <asm/io.h> |
| 26 | #include <asm/mmu.h> |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 27 | #include <asm/processor.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 28 | #include <pci.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 29 | #include <linux/delay.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 30 | #include <linux/libfdt.h> |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 31 | #include <post.h> |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 32 | |
Heiko Schocher | d19a6ec | 2008-11-21 08:29:40 +0100 | [diff] [blame] | 33 | #include "../common/common.h" |
| 34 | |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
Valentin Longchamp | f2893a9 | 2015-02-10 17:10:16 +0100 | [diff] [blame] | 37 | static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN]; |
| 38 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 39 | static int piggy_present(void) |
| 40 | { |
| 41 | struct km_bec_fpga __iomem *base = |
| 42 | (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE; |
| 43 | |
| 44 | return in_8(&base->bprth) & PIGGY_PRESENT; |
| 45 | } |
| 46 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 47 | int ethernet_present(void) |
| 48 | { |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 49 | return piggy_present(); |
| 50 | } |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 51 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 52 | int board_early_init_r(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 53 | { |
Heiko Schocher | 3a8dd21 | 2011-03-08 10:47:39 +0100 | [diff] [blame] | 54 | struct km_bec_fpga *base = |
| 55 | (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 56 | |
Mario Six | 84eb431 | 2019-01-21 09:17:28 +0100 | [diff] [blame] | 57 | #if defined(CONFIG_ARCH_MPC8360) |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 58 | unsigned short svid; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 59 | /* |
| 60 | * Because of errata in the UCCs, we have to write to the reserved |
| 61 | * registers to slow the clocks down. |
| 62 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 63 | svid = SVR_REV(mfspr(SVR)); |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 64 | switch (svid) { |
| 65 | case 0x0020: |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 66 | /* |
| 67 | * MPC8360ECE.pdf QE_ENET10 table 4: |
| 68 | * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2) |
| 69 | * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1) |
| 70 | */ |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 71 | setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000); |
| 72 | break; |
| 73 | case 0x0021: |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 74 | /* |
| 75 | * MPC8360ECE.pdf QE_ENET10 table 4: |
| 76 | * IMMR + 0x14AC[24:27] = 1010 |
| 77 | */ |
Heiko Schocher | 5d87e45 | 2009-02-24 11:30:48 +0100 | [diff] [blame] | 78 | clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac), |
| 79 | 0x00000050, 0x000000a0); |
| 80 | break; |
| 81 | } |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 82 | #endif |
| 83 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 84 | /* enable the PHY on the PIGGY */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 85 | setbits_8(&base->pgy_eth, 0x01); |
Heiko Schocher | 2f6ea29 | 2010-01-07 08:55:50 +0100 | [diff] [blame] | 86 | /* enable the Unit LED (green) */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 87 | setbits_8(&base->oprth, WRL_BOOT); |
Stefan Bigler | abcd23c | 2012-05-04 10:55:55 +0200 | [diff] [blame] | 88 | /* enable Application Buffer */ |
| 89 | setbits_8(&base->oprtl, OPRTL_XBUFENA); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 90 | |
| 91 | return 0; |
| 92 | } |
| 93 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 94 | int misc_init_r(void) |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 95 | { |
Holger Brunck | 0340b6a | 2019-11-25 17:24:14 +0100 | [diff] [blame] | 96 | ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN, |
| 97 | CONFIG_PIGGY_MAC_ADDRESS_OFFSET); |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 98 | return 0; |
| 99 | } |
| 100 | |
Heiko Schocher | cfc5804 | 2010-04-26 13:07:28 +0200 | [diff] [blame] | 101 | int last_stage_init(void) |
| 102 | { |
Mario Six | 92e20d9 | 2019-01-21 09:17:35 +0100 | [diff] [blame] | 103 | #if defined(CONFIG_TARGET_KMCOGE5NE) |
Thomas Herzmann | 6e1106a | 2012-05-04 10:55:57 +0200 | [diff] [blame] | 104 | struct bfticu_iomap *base = |
| 105 | (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE; |
| 106 | u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK; |
| 107 | |
| 108 | if (dip_switch != 0) { |
| 109 | /* start bootloader */ |
| 110 | puts("DIP: Enabled\n"); |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 111 | env_set("actual_bank", "0"); |
Thomas Herzmann | 6e1106a | 2012-05-04 10:55:57 +0200 | [diff] [blame] | 112 | } |
| 113 | #endif |
Heiko Schocher | cfc5804 | 2010-04-26 13:07:28 +0200 | [diff] [blame] | 114 | set_km_env(); |
| 115 | return 0; |
| 116 | } |
| 117 | |
Holger Brunck | 828411f | 2013-05-06 15:02:40 +0200 | [diff] [blame] | 118 | static int fixed_sdram(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 119 | { |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 120 | immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 121 | u32 msize = 0; |
| 122 | u32 ddr_size; |
| 123 | u32 ddr_size_log2; |
| 124 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 125 | out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e)); |
Christian Herzig | 0b81a01 | 2012-03-21 13:42:43 +0100 | [diff] [blame] | 126 | out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 127 | out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG); |
| 128 | out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0); |
| 129 | out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1); |
| 130 | out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2); |
| 131 | out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3); |
| 132 | out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG); |
| 133 | out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2); |
| 134 | out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE); |
| 135 | out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2); |
| 136 | out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL); |
| 137 | out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL); |
| 138 | udelay(200); |
Andreas Huber | e3adb78 | 2011-11-10 15:52:43 +0100 | [diff] [blame] | 139 | setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 140 | |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 141 | msize = CONFIG_SYS_DDR_SIZE << 20; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 142 | disable_addr_trans(); |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 143 | msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 144 | enable_addr_trans(); |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 145 | msize /= (1024 * 1024); |
| 146 | if (CONFIG_SYS_DDR_SIZE != msize) { |
| 147 | for (ddr_size = msize << 20, ddr_size_log2 = 0; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 148 | (ddr_size > 1); |
| 149 | ddr_size = ddr_size >> 1, ddr_size_log2++) |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 150 | if (ddr_size & 1) |
| 151 | return -1; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 152 | out_be32(&im->sysconf.ddrlaw[0].ar, |
| 153 | (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE))); |
| 154 | out_be32(&im->ddr.csbnds[0].csbnds, |
| 155 | (((msize / 16) - 1) & 0xff)); |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 156 | } |
| 157 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 158 | return msize; |
| 159 | } |
| 160 | |
Simon Glass | d35f338 | 2017-04-06 12:47:05 -0600 | [diff] [blame] | 161 | int dram_init(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 162 | { |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 163 | immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 164 | u32 msize = 0; |
| 165 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 166 | if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im) |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 167 | return -ENXIO; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 168 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 169 | out_be32(&im->sysconf.ddrlaw[0].bar, |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 170 | CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR); |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 171 | msize = fixed_sdram(); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 172 | |
Peter Tyser | cb4731f | 2009-06-30 17:15:50 -0500 | [diff] [blame] | 173 | #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 174 | /* |
| 175 | * Initialize DDR ECC byte |
| 176 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 177 | ddr_enable_ecc(msize * 1024 * 1024); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 178 | #endif |
| 179 | |
| 180 | /* return total bus SDRAM size(bytes) -- DDR */ |
Simon Glass | 39f90ba | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 181 | gd->ram_size = msize * 1024 * 1024; |
| 182 | |
| 183 | return 0; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 184 | } |
| 185 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 186 | int checkboard(void) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 187 | { |
Holger Brunck | 7216252 | 2020-10-08 12:27:22 +0200 | [diff] [blame^] | 188 | puts("Board: Hitachi " CONFIG_SYS_CONFIG_NAME); |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 189 | |
Karlheinz Jerg | 2321fe2 | 2013-01-21 03:55:16 +0000 | [diff] [blame] | 190 | if (piggy_present()) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 191 | puts(" with PIGGY."); |
| 192 | puts("\n"); |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 193 | return 0; |
| 194 | } |
| 195 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 196 | int ft_board_setup(void *blob, struct bd_info *bd) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 197 | { |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 198 | ft_cpu_setup(blob, bd); |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 199 | |
| 200 | return 0; |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 201 | } |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 202 | |
| 203 | #if defined(CONFIG_HUSH_INIT_VAR) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 204 | int hush_init_var(void) |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 205 | { |
Valentin Longchamp | f2893a9 | 2015-02-10 17:10:16 +0100 | [diff] [blame] | 206 | ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN); |
Heiko Schocher | 4674318 | 2009-02-24 11:30:34 +0100 | [diff] [blame] | 207 | return 0; |
| 208 | } |
| 209 | #endif |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 210 | |
| 211 | #if defined(CONFIG_POST) |
| 212 | int post_hotkeys_pressed(void) |
| 213 | { |
| 214 | int testpin = 0; |
| 215 | struct km_bec_fpga *base = |
| 216 | (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE; |
| 217 | int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG); |
| 218 | testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0; |
| 219 | debug("post_hotkeys_pressed: %d\n", !testpin); |
| 220 | return testpin; |
| 221 | } |
| 222 | |
| 223 | ulong post_word_load(void) |
| 224 | { |
| 225 | void* addr = (ulong *) (CPM_POST_WORD_ADDR); |
| 226 | debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr)); |
| 227 | return in_le32(addr); |
| 228 | |
| 229 | } |
| 230 | void post_word_store(ulong value) |
| 231 | { |
| 232 | void* addr = (ulong *) (CPM_POST_WORD_ADDR); |
| 233 | debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value); |
| 234 | out_le32(addr, value); |
| 235 | } |
| 236 | |
| 237 | int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset) |
| 238 | { |
Ashok Reddy Soma | 41e8edf | 2020-05-04 15:26:21 +0200 | [diff] [blame] | 239 | /* |
| 240 | * These match CONFIG_SYS_MEMTEST_START and |
| 241 | * (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START) |
| 242 | */ |
| 243 | *vstart = 0x00100000; |
| 244 | *size = 0xe00000; |
Thomas Herzmann | 94fbf52 | 2012-05-04 10:55:56 +0200 | [diff] [blame] | 245 | debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size); |
| 246 | |
| 247 | return 0; |
| 248 | } |
| 249 | #endif |