blob: 1861aa86d9be3a33afa4216d781b58a361f45a90 [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk21136db2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk21136db2003-07-16 21:53:01 +00006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090016#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
wdenk21136db2003-07-16 21:53:01 +000017#define CONFIG_ICECUBE 1 /* ... on IceCube board */
18
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019/*
20 * Valid values for CONFIG_SYS_TEXT_BASE are:
21 * 0xFFF00000 boot high (standard configuration)
22 * 0xFF000000 boot low for 16 MiB boards
23 * 0xFF800000 boot low for 8 MiB boards
24 * 0x00100000 boot from RAM (for testing only)
25 */
26#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xFFF00000
28#endif
29
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk21136db2003-07-16 21:53:01 +000031
Becky Bruce03ea1be2008-05-08 19:02:12 -050032#define CONFIG_HIGH_BATS 1 /* High BATs supported */
33
wdenk21136db2003-07-16 21:53:01 +000034/*
35 * Serial console configuration
36 */
37#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
38#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk21136db2003-07-16 21:53:01 +000040
wdenk02379022003-08-05 18:22:44 +000041
wdenk02379022003-08-05 18:22:44 +000042/*
43 * PCI Mapping:
44 * 0x40000000 - 0x4fffffff - PCI Memory
45 * 0x50000000 - 0x50ffffff - PCI IO Space
46 */
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020047#define CONFIG_PCI
48
49#if defined(CONFIG_PCI)
wdenk02379022003-08-05 18:22:44 +000050#define CONFIG_PCI_PNP 1
51#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050052#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk02379022003-08-05 18:22:44 +000053
54#define CONFIG_PCI_MEM_BUS 0x40000000
55#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
56#define CONFIG_PCI_MEM_SIZE 0x10000000
57
58#define CONFIG_PCI_IO_BUS 0x50000000
59#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
60#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020061#endif
wdenk02379022003-08-05 18:22:44 +000062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_XLB_PIPELINING 1
wdenk391b5742004-10-10 23:27:33 +000064
Marian Balakowiczaab8c492005-10-28 22:30:33 +020065#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000066#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000068#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000069
wdenk6ea1cf02004-02-27 08:20:54 +000070/* Partitions */
71#define CONFIG_MAC_PARTITION
72#define CONFIG_DOS_PARTITION
wdenke2d6d742004-09-28 20:34:50 +000073#define CONFIG_ISO_PARTITION
wdenk6ea1cf02004-02-27 08:20:54 +000074
wdenk5f495752004-02-26 23:46:20 +000075/* USB */
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010076#define CONFIG_USB_OHCI_NEW
wdenk5f495752004-02-26 23:46:20 +000077#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_OHCI_BE_CONTROLLER
79#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
80#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
81#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
82#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
83#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010084
wdenk8d5d28a2005-04-02 22:37:54 +000085#define CONFIG_TIMESTAMP /* Print image info with timestamp */
86
Jon Loeligerb1840de2007-07-08 13:46:18 -050087
wdenk21136db2003-07-16 21:53:01 +000088/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050089 * BOOTP options
90 */
91#define CONFIG_BOOTP_BOOTFILESIZE
92#define CONFIG_BOOTP_BOOTPATH
93#define CONFIG_BOOTP_GATEWAY
94#define CONFIG_BOOTP_HOSTNAME
95
96
wdenk21136db2003-07-16 21:53:01 +000097/*
Jon Loeligerb1840de2007-07-08 13:46:18 -050098 * Command line configuration.
wdenk21136db2003-07-16 21:53:01 +000099 */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500100#include <config_cmd_default.h>
wdenk21136db2003-07-16 21:53:01 +0000101
Jon Loeligerb1840de2007-07-08 13:46:18 -0500102#define CONFIG_CMD_EEPROM
103#define CONFIG_CMD_FAT
104#define CONFIG_CMD_I2C
105#define CONFIG_CMD_IDE
106#define CONFIG_CMD_NFS
107#define CONFIG_CMD_SNTP
Jon Loeligerf5709d12007-07-10 09:02:57 -0500108#define CONFIG_CMD_USB
109
110#if defined(CONFIG_PCI)
111#define CONFIG_CMD_PCI
112#endif
wdenk21136db2003-07-16 21:53:01 +0000113
wdenk21136db2003-07-16 21:53:01 +0000114
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200115#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116# define CONFIG_SYS_LOWBOOT 1
117# define CONFIG_SYS_LOWBOOT16 1
wdenk4b16c2e2003-11-07 13:42:26 +0000118#endif
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200119#if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100120#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100122#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123# define CONFIG_SYS_LOWBOOT 1
124# define CONFIG_SYS_LOWBOOT08 1
wdenk4b16c2e2003-11-07 13:42:26 +0000125#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100126#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000127
wdenk21136db2003-07-16 21:53:01 +0000128/*
129 * Autobooting
130 */
131#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk4b16c2e2003-11-07 13:42:26 +0000132
133#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100134 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk4b16c2e2003-11-07 13:42:26 +0000135 "echo"
136
137#undef CONFIG_BOOTARGS
138
139#define CONFIG_EXTRA_ENV_SETTINGS \
140 "netdev=eth0\0" \
141 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100142 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000143 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100144 "addip=setenv bootargs ${bootargs} " \
145 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
146 ":${hostname}:${netdev}:off panic=1\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000147 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100148 "bootm ${kernel_addr}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000149 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100150 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
151 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000152 "rootpath=/opt/eldk/ppc_82xx\0" \
153 "bootfile=/tftpboot/MPC5200/uImage\0" \
154 ""
155
156#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk21136db2003-07-16 21:53:01 +0000157
wdenk6e2bf7a2003-09-16 11:39:10 +0000158/*
159 * IPB Bus clocking configuration.
160 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100161#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100163#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk6e2bf7a2003-09-16 11:39:10 +0000165#endif
Stefan Roesefb347872006-11-28 17:55:49 +0100166
167/* pass open firmware flat tree */
Grant Likely8d1e6e72007-09-06 09:46:23 -0600168#define CONFIG_OF_LIBFDT 1
Stefan Roesefb347872006-11-28 17:55:49 +0100169#define CONFIG_OF_BOARD_SETUP 1
170
Stefan Roesefb347872006-11-28 17:55:49 +0100171#define OF_CPU "PowerPC,5200@0"
172#define OF_SOC "soc5200@f0000000"
Domen Puncer4f9e4fd2007-04-20 11:13:16 +0200173#define OF_TBCLK (bd->bi_busfreq / 4)
Stefan Roesefb347872006-11-28 17:55:49 +0100174#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
175
wdenk21136db2003-07-16 21:53:01 +0000176/*
177 * I2C configuration
178 */
wdenk25521902003-09-13 19:01:12 +0000179#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
dzu62177922003-09-30 14:08:43 +0000181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
183#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk25521902003-09-13 19:01:12 +0000184
185/*
186 * EEPROM configuration
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
189#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
190#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
191#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk21136db2003-07-16 21:53:01 +0000192
193/*
194 * Flash configuration
195 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100196#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE 0xFE000000
198#define CONFIG_SYS_FLASH_SIZE 0x01000000
199#if !defined(CONFIG_SYS_LOWBOOT)
200#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01760000 + 0x00800000)
201#else /* CONFIG_SYS_LOWBOOT */
202#if defined(CONFIG_SYS_LOWBOOT08)
203# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100204#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#if defined(CONFIG_SYS_LOWBOOT16)
206#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01060000)
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100207#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#endif /* CONFIG_SYS_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100209#else /* !CONFIG_LITE5200B (IceCube)*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_BASE 0xFF000000
211#define CONFIG_SYS_FLASH_SIZE 0x01000000
212#if !defined(CONFIG_SYS_LOWBOOT)
213#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00740000 + 0x00800000)
214#else /* CONFIG_SYS_LOWBOOT */
215#if defined(CONFIG_SYS_LOWBOOT08)
216#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000 + 0x00800000)
wdenkeb20ad32003-09-05 23:19:14 +0000217#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#if defined(CONFIG_SYS_LOWBOOT16)
219#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
wdenk4b16c2e2003-11-07 13:42:26 +0000220#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#endif /* CONFIG_SYS_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100222#endif /* CONFIG_LITE5200B */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk21136db2003-07-16 21:53:01 +0000226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
228#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk21136db2003-07-16 21:53:01 +0000229
wdenk02379022003-08-05 18:22:44 +0000230#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000231
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100232#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200233#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_FLASH_CFI
235#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS1_START,CONFIG_SYS_CS0_START}
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100236#endif
237
wdenk21136db2003-07-16 21:53:01 +0000238
239/*
240 * Environment settings
241 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200242#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200243#define CONFIG_ENV_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100244#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200245#define CONFIG_ENV_SECT_SIZE 0x20000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100246#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200247#define CONFIG_ENV_SECT_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100248#endif
wdenk02379022003-08-05 18:22:44 +0000249#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000250
251/*
252 * Memory map
253 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_MBAR 0xF0000000
255#define CONFIG_SYS_SDRAM_BASE 0x00000000
256#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000257
258/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200260#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
wdenk21136db2003-07-16 21:53:01 +0000261
262
Wolfgang Denk0191e472010-10-26 14:34:52 +0200263#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk21136db2003-07-16 21:53:01 +0000265
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200266#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
268# define CONFIG_SYS_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000269#endif
270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
Wolfgang Denkdaa21202010-07-01 09:44:39 +0200272#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk21136db2003-07-16 21:53:01 +0000274
275/*
276 * Ethernet configuration
277 */
wdenkbe9c1cb2004-02-24 02:00:03 +0000278#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800279#define CONFIG_MPC5xxx_FEC_MII100
wdenk3902d702004-04-15 18:22:41 +0000280/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800281 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenka09491a2004-04-08 22:31:29 +0000282 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800283/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk1ebf41e2004-01-02 14:00:00 +0000284#define CONFIG_PHY_ADDR 0x00
wdenk21136db2003-07-16 21:53:01 +0000285
286/*
287 * GPIO configuration
288 */
wdenk236d3fc2003-12-20 22:45:10 +0000289#ifdef CONFIG_MPC5200_DDR
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_GPS_PORT_CONFIG 0x90000004
wdenk236d3fc2003-12-20 22:45:10 +0000291#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenk236d3fc2003-12-20 22:45:10 +0000293#endif
wdenk21136db2003-07-16 21:53:01 +0000294
295/*
296 * Miscellaneous configurable options
297 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500299#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000301#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000303#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
305#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
306#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000307
Wolfgang Denkdaa21202010-07-01 09:44:39 +0200308#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
309#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
Wolfgang Denkdaa21202010-07-01 09:44:39 +0200310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
312#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk21136db2003-07-16 21:53:01 +0000313
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk21136db2003-07-16 21:53:01 +0000315
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500317#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500319#endif
320
wdenk21136db2003-07-16 21:53:01 +0000321/*
322 * Various low-level settings
323 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
325#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk21136db2003-07-16 21:53:01 +0000326
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100327#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
329#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
330#define CONFIG_SYS_CS1_CFG 0x00047800
331#define CONFIG_SYS_CS0_START (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE)
332#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
333#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_CS0_START
334#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
335#define CONFIG_SYS_BOOTCS_CFG 0x00047800
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100336#else /* IceCube aka Lite5200 */
wdenk236d3fc2003-12-20 22:45:10 +0000337#ifdef CONFIG_MPC5200_DDR
338
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS1_START + CONFIG_SYS_CS1_SIZE)
340#define CONFIG_SYS_BOOTCS_SIZE 0x00800000
341#define CONFIG_SYS_BOOTCS_CFG 0x00047801
342#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
343#define CONFIG_SYS_CS1_SIZE 0x00800000
344#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk236d3fc2003-12-20 22:45:10 +0000345
346#else /* !CONFIG_MPC5200_DDR */
347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
349#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
350#define CONFIG_SYS_BOOTCS_CFG 0x00047801
351#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
352#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk21136db2003-07-16 21:53:01 +0000353
wdenk236d3fc2003-12-20 22:45:10 +0000354#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100355#endif /*CONFIG_LITE5200B */
wdenk236d3fc2003-12-20 22:45:10 +0000356
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_CS_BURST 0x00000000
358#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk21136db2003-07-16 21:53:01 +0000359
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenk21136db2003-07-16 21:53:01 +0000361
wdenk6ea1cf02004-02-27 08:20:54 +0000362/*-----------------------------------------------------------------------
wdenkacd9b102004-03-14 00:59:59 +0000363 * USB stuff
364 *-----------------------------------------------------------------------
365 */
wdenk369d43d2004-03-14 14:09:05 +0000366#define CONFIG_USB_CLOCK 0x0001BBBB
367#define CONFIG_USB_CONFIG 0x00001000
wdenkacd9b102004-03-14 00:59:59 +0000368
369/*-----------------------------------------------------------------------
wdenk6ea1cf02004-02-27 08:20:54 +0000370 * IDE/ATA stuff Supports IDE harddisk
371 *-----------------------------------------------------------------------
372 */
373
374#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
375
376#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
377#undef CONFIG_IDE_LED /* LED for ide not supported */
378
379#define CONFIG_IDE_RESET /* reset for ide supported */
380#define CONFIG_IDE_PREINIT
381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
383#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk6ea1cf02004-02-27 08:20:54 +0000384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk6ea1cf02004-02-27 08:20:54 +0000386
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk6ea1cf02004-02-27 08:20:54 +0000388
389/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk6ea1cf02004-02-27 08:20:54 +0000391
392/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk6ea1cf02004-02-27 08:20:54 +0000394
395/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk6ea1cf02004-02-27 08:20:54 +0000397
398/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_ATA_STRIDE 4
wdenk6ea1cf02004-02-27 08:20:54 +0000400
wdenke2d6d742004-09-28 20:34:50 +0000401#define CONFIG_ATAPI 1
402
wdenk21136db2003-07-16 21:53:01 +0000403#endif /* __CONFIG_H */