blob: c7107847c4fd8ce9028c9d9b19958f03c5865ff4 [file] [log] [blame]
Steve Sakoman1ad21582010-06-08 13:07:46 -07001/*
2 *
Sricharan9310ff72011-11-15 09:49:55 -05003 * Common functions for OMAP4/5 based boards
Steve Sakoman1ad21582010-06-08 13:07:46 -07004 *
5 * (C) Copyright 2010
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Aneesh V <aneesh@ti.com>
10 * Steve Sakoman <steve@sakoman.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30#include <common.h>
Tom Rini28591df2012-08-13 12:03:19 -070031#include <spl.h>
Steve Sakoman1ad21582010-06-08 13:07:46 -070032#include <asm/arch/sys_proto.h>
Aneesh V04bd2b92010-09-12 10:32:55 +053033#include <asm/sizes.h>
Sricharan62a86502011-11-15 09:50:00 -050034#include <asm/emif.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000035#include <asm/omap_common.h>
Lokesh Vutla28049632013-02-12 01:33:45 +000036#include <linux/compiler.h>
R Sricharan06396c12013-03-04 20:04:45 +000037#include <asm/cache.h>
38#include <asm/system.h>
39
40#define ARMV7_DCACHE_WRITEBACK 0xe
41#define ARMV7_DOMAIN_CLIENT 1
42#define ARMV7_DOMAIN_MASK (0x3 << 0)
Steve Sakoman1ad21582010-06-08 13:07:46 -070043
Nishanth Menon4e5dd662010-11-19 11:19:40 -050044DECLARE_GLOBAL_DATA_PTR;
45
Aneesh Vf908b632011-07-21 09:10:01 -040046void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
47{
48 int i;
49 struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
50
51 for (i = 0; i < size; i++, pad++)
52 writew(pad->val, base + pad->offset);
53}
54
Aneesh Vf908b632011-07-21 09:10:01 -040055static void set_mux_conf_regs(void)
56{
Sricharan9310ff72011-11-15 09:49:55 -050057 switch (omap_hw_init_context()) {
Aneesh Vf908b632011-07-21 09:10:01 -040058 case OMAP_INIT_CONTEXT_SPL:
59 set_muxconf_regs_essential();
60 break;
61 case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
Sricharan308fe922011-11-15 09:50:03 -050062#ifdef CONFIG_SYS_ENABLE_PADS_ALL
Aneesh Vf908b632011-07-21 09:10:01 -040063 set_muxconf_regs_non_essential();
Sricharan308fe922011-11-15 09:50:03 -050064#endif
Aneesh Vf908b632011-07-21 09:10:01 -040065 break;
66 case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
67 case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
68 set_muxconf_regs_essential();
Sricharan308fe922011-11-15 09:50:03 -050069#ifdef CONFIG_SYS_ENABLE_PADS_ALL
Aneesh Vf908b632011-07-21 09:10:01 -040070 set_muxconf_regs_non_essential();
Sricharan308fe922011-11-15 09:50:03 -050071#endif
Aneesh Vf908b632011-07-21 09:10:01 -040072 break;
73 }
74}
75
Sricharan9310ff72011-11-15 09:49:55 -050076u32 cortex_rev(void)
Aneesh V162ced32011-07-21 09:10:04 -040077{
78
79 unsigned int rev;
80
81 /* Read Main ID Register (MIDR) */
82 asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
83
84 return rev;
85}
86
Andreas Müller0cda7a42012-01-04 15:26:24 +000087void omap_rev_string(void)
Aneesh V162ced32011-07-21 09:10:04 -040088{
Sricharan9310ff72011-11-15 09:49:55 -050089 u32 omap_rev = omap_revision();
Lokesh Vutla43c296f2013-02-12 21:29:03 +000090 u32 soc_variant = (omap_rev & 0xF0000000) >> 28;
Sricharan9310ff72011-11-15 09:49:55 -050091 u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
92 u32 major_rev = (omap_rev & 0x00000F00) >> 8;
93 u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
Aneesh V162ced32011-07-21 09:10:04 -040094
Lokesh Vutla43c296f2013-02-12 21:29:03 +000095 if (soc_variant)
96 printf("OMAP");
97 else
98 printf("DRA");
99 printf("%x ES%x.%x\n", omap_variant, major_rev,
100 minor_rev);
Aneesh V162ced32011-07-21 09:10:04 -0400101}
102
Sricharan308fe922011-11-15 09:50:03 -0500103#ifdef CONFIG_SPL_BUILD
Tom Rinife3b0c72012-08-13 11:37:56 -0700104void spl_display_print(void)
105{
106 omap_rev_string();
107}
Sricharan308fe922011-11-15 09:50:03 -0500108#endif
109
Lokesh Vutla28049632013-02-12 01:33:45 +0000110void __weak srcomp_enable(void)
111{
SRICHARAN R4af19882013-04-24 00:41:23 +0000112}
113
114static void save_omap_boot_params(void)
115{
116 u32 rom_params = *((u32 *)OMAP_SRAM_SCRATCH_BOOT_PARAMS);
117 u8 boot_device;
118 u32 dev_desc, dev_data;
119
120 if ((rom_params < NON_SECURE_SRAM_START) ||
121 (rom_params > NON_SECURE_SRAM_END))
122 return;
123
124 /*
125 * rom_params can be type casted to omap_boot_parameters and
126 * used. But it not correct to assume that romcode structure
127 * encoding would be same as u-boot. So use the defined offsets.
128 */
129 gd->arch.omap_boot_params.omap_bootdevice = boot_device =
130 *((u8 *)(rom_params + BOOT_DEVICE_OFFSET));
131
132 gd->arch.omap_boot_params.ch_flags =
133 *((u8 *)(rom_params + CH_FLAGS_OFFSET));
134
135 if ((boot_device >= MMC_BOOT_DEVICES_START) &&
136 (boot_device <= MMC_BOOT_DEVICES_END)) {
137 if ((omap_hw_init_context() ==
138 OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL)) {
139 gd->arch.omap_boot_params.omap_bootmode =
140 *((u8 *)(rom_params + BOOT_MODE_OFFSET));
141 } else {
142 dev_desc = *((u32 *)(rom_params + DEV_DESC_PTR_OFFSET));
143 dev_data = *((u32 *)(dev_desc + DEV_DATA_PTR_OFFSET));
144 gd->arch.omap_boot_params.omap_bootmode =
145 *((u32 *)(dev_data + BOOT_MODE_OFFSET));
146 }
147 }
Lokesh Vutla28049632013-02-12 01:33:45 +0000148}
149
Steve Sakoman1ad21582010-06-08 13:07:46 -0700150/*
151 * Routine: s_init
Aneesh Vf908b632011-07-21 09:10:01 -0400152 * Description: Does early system init of watchdog, muxing, andclocks
153 * Watchdog disable is done always. For the rest what gets done
154 * depends on the boot mode in which this function is executed
155 * 1. s_init of SPL running from SRAM
156 * 2. s_init of U-Boot running from FLASH
157 * 3. s_init of U-Boot loaded to SDRAM by SPL
158 * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
159 * Configuration Header feature
160 * Please have a look at the respective functions to see what gets
161 * done in each of these cases
162 * This function is called with SRAM stack.
Steve Sakoman1ad21582010-06-08 13:07:46 -0700163 */
164void s_init(void)
165{
SRICHARAN R4af19882013-04-24 00:41:23 +0000166 /*
167 * Save the boot parameters passed from romcode.
168 * We cannot delay the saving further than this,
169 * to prevent overwrites.
170 */
171#ifdef CONFIG_SPL_BUILD
172 save_omap_boot_params();
173#endif
Sricharan9310ff72011-11-15 09:49:55 -0500174 init_omap_revision();
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000175 hw_data_init();
176
Lokesh Vutlaba873772012-05-29 19:26:43 +0000177#ifdef CONFIG_SPL_BUILD
178 if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0))
179 force_emif_self_refresh();
180#endif
Steve Sakoman1ad21582010-06-08 13:07:46 -0700181 watchdog_init();
Aneesh Vf908b632011-07-21 09:10:01 -0400182 set_mux_conf_regs();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400183#ifdef CONFIG_SPL_BUILD
Lokesh Vutla28049632013-02-12 01:33:45 +0000184 srcomp_enable();
Simon Schwarz01a43322011-09-14 15:14:46 -0400185 setup_clocks_for_console();
Tom Rini31dfba42012-08-22 15:31:05 -0700186
187 gd = &gdata;
188
Aneesh Vb8e60b92011-07-21 09:10:21 -0400189 preloader_console_init();
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400190 do_io_settings();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400191#endif
Aneesh V0d2628b2011-07-21 09:10:07 -0400192 prcm_init();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400193#ifdef CONFIG_SPL_BUILD
Dechesne, Nicolasf8c6e1b2012-01-31 07:35:40 +0000194 timer_init();
195
Aneesh Vb8e60b92011-07-21 09:10:21 -0400196 /* For regular u-boot sdram_init() is called from dram_init() */
197 sdram_init();
198#endif
Steve Sakoman1ad21582010-06-08 13:07:46 -0700199}
200
201/*
202 * Routine: wait_for_command_complete
203 * Description: Wait for posting to finish on watchdog
204 */
205void wait_for_command_complete(struct watchdog *wd_base)
206{
207 int pending = 1;
208 do {
209 pending = readl(&wd_base->wwps);
210 } while (pending);
211}
212
213/*
214 * Routine: watchdog_init
215 * Description: Shut down watch dogs
216 */
217void watchdog_init(void)
218{
219 struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
220
221 writel(WD_UNLOCK1, &wd2_base->wspr);
222 wait_for_command_complete(wd2_base);
223 writel(WD_UNLOCK2, &wd2_base->wspr);
224}
225
Aneesh V04bd2b92010-09-12 10:32:55 +0530226
227/*
228 * This function finds the SDRAM size available in the system
229 * based on DMM section configurations
230 * This is needed because the size of memory installed may be
231 * different on different versions of the board
232 */
Sricharan9310ff72011-11-15 09:49:55 -0500233u32 omap_sdram_size(void)
Aneesh V04bd2b92010-09-12 10:32:55 +0530234{
SRICHARAN R015be792012-05-17 00:12:06 +0000235 u32 section, i, valid;
236 u64 sdram_start = 0, sdram_end = 0, addr,
237 size, total_size = 0, trap_size = 0;
Sricharan62a86502011-11-15 09:50:00 -0500238
Aneesh V04bd2b92010-09-12 10:32:55 +0530239 for (i = 0; i < 4; i++) {
Sricharan62a86502011-11-15 09:50:00 -0500240 section = __raw_readl(DMM_BASE + i*4);
SRICHARAN R015be792012-05-17 00:12:06 +0000241 valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
242 (EMIF_SDRC_ADDRSPC_SHIFT);
Sricharan62a86502011-11-15 09:50:00 -0500243 addr = section & EMIF_SYS_ADDR_MASK;
SRICHARAN R015be792012-05-17 00:12:06 +0000244
Aneesh V04bd2b92010-09-12 10:32:55 +0530245 /* See if the address is valid */
Sricharan62a86502011-11-15 09:50:00 -0500246 if ((addr >= DRAM_ADDR_SPACE_START) &&
247 (addr < DRAM_ADDR_SPACE_END)) {
248 size = ((section & EMIF_SYS_SIZE_MASK) >>
249 EMIF_SYS_SIZE_SHIFT);
250 size = 1 << size;
251 size *= SZ_16M;
SRICHARAN R015be792012-05-17 00:12:06 +0000252
253 if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
254 if (!sdram_start || (addr < sdram_start))
255 sdram_start = addr;
256 if (!sdram_end || ((addr + size) > sdram_end))
257 sdram_end = addr + size;
258 } else {
259 trap_size = size;
260 }
261
Aneesh V04bd2b92010-09-12 10:32:55 +0530262 }
SRICHARAN R015be792012-05-17 00:12:06 +0000263
Aneesh V04bd2b92010-09-12 10:32:55 +0530264 }
SRICHARAN R015be792012-05-17 00:12:06 +0000265 total_size = (sdram_end - sdram_start) - (trap_size);
Sricharan62a86502011-11-15 09:50:00 -0500266
Aneesh V04bd2b92010-09-12 10:32:55 +0530267 return total_size;
268}
269
270
Steve Sakoman1ad21582010-06-08 13:07:46 -0700271/*
272 * Routine: dram_init
273 * Description: sets uboots idea of sdram size
274 */
275int dram_init(void)
276{
Aneesh Vcc565582011-07-21 09:10:09 -0400277 sdram_init();
Sricharan9310ff72011-11-15 09:49:55 -0500278 gd->ram_size = omap_sdram_size();
Steve Sakoman1ad21582010-06-08 13:07:46 -0700279 return 0;
280}
281
282/*
283 * Print board information
284 */
285int checkboard(void)
286{
287 puts(sysinfo.board_string);
288 return 0;
289}
290
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700291/*
Sricharan9310ff72011-11-15 09:49:55 -0500292 * get_device_type(): tell if GP/HS/EMU/TST
293 */
294u32 get_device_type(void)
Aneesh Ve3405bd2011-06-16 23:30:52 +0000295{
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000296 return (readl((*ctrl)->control_status) &
SRICHARAN R36c366f2012-03-12 02:25:43 +0000297 (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
Aneesh Ve3405bd2011-06-16 23:30:52 +0000298}
299
Sricharan9310ff72011-11-15 09:49:55 -0500300/*
301 * Print CPU information
302 */
303int print_cpuinfo(void)
Aneesh Ve3405bd2011-06-16 23:30:52 +0000304{
Andreas Müller0cda7a42012-01-04 15:26:24 +0000305 puts("CPU : ");
306 omap_rev_string();
Sricharan9310ff72011-11-15 09:49:55 -0500307
308 return 0;
309}
Aneesh V572134b2011-08-11 04:35:43 +0000310#ifndef CONFIG_SYS_DCACHE_OFF
311void enable_caches(void)
312{
313 /* Enable D-cache. I-cache is already enabled in start.S */
314 dcache_enable();
315}
R Sricharan06396c12013-03-04 20:04:45 +0000316
317void dram_bank_mmu_setup(int bank)
318{
319 bd_t *bd = gd->bd;
320 int i;
321
322 u32 start = bd->bi_dram[bank].start >> 20;
323 u32 size = bd->bi_dram[bank].size >> 20;
324 u32 end = start + size;
325
326 debug("%s: bank: %d\n", __func__, bank);
327 for (i = start; i < end; i++)
328 set_section_dcache(i, ARMV7_DCACHE_WRITEBACK);
329
330}
331
332void arm_init_domains(void)
333{
334 u32 reg;
335
336 reg = get_dacr();
337 /*
338 * Set DOMAIN to client access so that all permissions
339 * set in pagetables are validated by the mmu.
340 */
341 reg &= ~ARMV7_DOMAIN_MASK;
342 reg |= ARMV7_DOMAIN_CLIENT;
343 set_dacr(reg);
344}
Aneesh V572134b2011-08-11 04:35:43 +0000345#endif