blob: e5a5eb68d7f59eee07ad2eff3370a5b2953dfa63 [file] [log] [blame]
Steve Sakoman1ad21582010-06-08 13:07:46 -07001/*
2 *
Sricharan9310ff72011-11-15 09:49:55 -05003 * Common functions for OMAP4/5 based boards
Steve Sakoman1ad21582010-06-08 13:07:46 -07004 *
5 * (C) Copyright 2010
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Aneesh V <aneesh@ti.com>
10 * Steve Sakoman <steve@sakoman.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30#include <common.h>
Tom Rini28591df2012-08-13 12:03:19 -070031#include <spl.h>
Steve Sakoman1ad21582010-06-08 13:07:46 -070032#include <asm/arch/sys_proto.h>
Aneesh V04bd2b92010-09-12 10:32:55 +053033#include <asm/sizes.h>
Sricharan62a86502011-11-15 09:50:00 -050034#include <asm/emif.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000035#include <asm/omap_common.h>
Steve Sakoman1ad21582010-06-08 13:07:46 -070036
Nishanth Menon4e5dd662010-11-19 11:19:40 -050037DECLARE_GLOBAL_DATA_PTR;
38
Aneesh Vf908b632011-07-21 09:10:01 -040039void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
40{
41 int i;
42 struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
43
44 for (i = 0; i < size; i++, pad++)
45 writew(pad->val, base + pad->offset);
46}
47
Aneesh Vf908b632011-07-21 09:10:01 -040048static void set_mux_conf_regs(void)
49{
Sricharan9310ff72011-11-15 09:49:55 -050050 switch (omap_hw_init_context()) {
Aneesh Vf908b632011-07-21 09:10:01 -040051 case OMAP_INIT_CONTEXT_SPL:
52 set_muxconf_regs_essential();
53 break;
54 case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
Sricharan308fe922011-11-15 09:50:03 -050055#ifdef CONFIG_SYS_ENABLE_PADS_ALL
Aneesh Vf908b632011-07-21 09:10:01 -040056 set_muxconf_regs_non_essential();
Sricharan308fe922011-11-15 09:50:03 -050057#endif
Aneesh Vf908b632011-07-21 09:10:01 -040058 break;
59 case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
60 case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
61 set_muxconf_regs_essential();
Sricharan308fe922011-11-15 09:50:03 -050062#ifdef CONFIG_SYS_ENABLE_PADS_ALL
Aneesh Vf908b632011-07-21 09:10:01 -040063 set_muxconf_regs_non_essential();
Sricharan308fe922011-11-15 09:50:03 -050064#endif
Aneesh Vf908b632011-07-21 09:10:01 -040065 break;
66 }
67}
68
Sricharan9310ff72011-11-15 09:49:55 -050069u32 cortex_rev(void)
Aneesh V162ced32011-07-21 09:10:04 -040070{
71
72 unsigned int rev;
73
74 /* Read Main ID Register (MIDR) */
75 asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
76
77 return rev;
78}
79
Andreas Müller0cda7a42012-01-04 15:26:24 +000080void omap_rev_string(void)
Aneesh V162ced32011-07-21 09:10:04 -040081{
Sricharan9310ff72011-11-15 09:49:55 -050082 u32 omap_rev = omap_revision();
83 u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
84 u32 major_rev = (omap_rev & 0x00000F00) >> 8;
85 u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
Aneesh V162ced32011-07-21 09:10:04 -040086
Andreas Müller0cda7a42012-01-04 15:26:24 +000087 printf("OMAP%x ES%x.%x\n", omap_variant, major_rev,
Aneesh V162ced32011-07-21 09:10:04 -040088 minor_rev);
89}
90
Sricharan308fe922011-11-15 09:50:03 -050091#ifdef CONFIG_SPL_BUILD
92static void init_boot_params(void)
93{
94 boot_params_ptr = (u32 *) &boot_params;
95}
Tom Rinife3b0c72012-08-13 11:37:56 -070096
97void spl_display_print(void)
98{
99 omap_rev_string();
100}
Sricharan308fe922011-11-15 09:50:03 -0500101#endif
102
Steve Sakoman1ad21582010-06-08 13:07:46 -0700103/*
104 * Routine: s_init
Aneesh Vf908b632011-07-21 09:10:01 -0400105 * Description: Does early system init of watchdog, muxing, andclocks
106 * Watchdog disable is done always. For the rest what gets done
107 * depends on the boot mode in which this function is executed
108 * 1. s_init of SPL running from SRAM
109 * 2. s_init of U-Boot running from FLASH
110 * 3. s_init of U-Boot loaded to SDRAM by SPL
111 * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
112 * Configuration Header feature
113 * Please have a look at the respective functions to see what gets
114 * done in each of these cases
115 * This function is called with SRAM stack.
Steve Sakoman1ad21582010-06-08 13:07:46 -0700116 */
117void s_init(void)
118{
Sricharan9310ff72011-11-15 09:49:55 -0500119 init_omap_revision();
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000120 hw_data_init();
121
Lokesh Vutlaba873772012-05-29 19:26:43 +0000122#ifdef CONFIG_SPL_BUILD
123 if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0))
124 force_emif_self_refresh();
125#endif
Steve Sakoman1ad21582010-06-08 13:07:46 -0700126 watchdog_init();
Aneesh Vf908b632011-07-21 09:10:01 -0400127 set_mux_conf_regs();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400128#ifdef CONFIG_SPL_BUILD
Simon Schwarz01a43322011-09-14 15:14:46 -0400129 setup_clocks_for_console();
Tom Rini31dfba42012-08-22 15:31:05 -0700130
131 gd = &gdata;
132
Aneesh Vb8e60b92011-07-21 09:10:21 -0400133 preloader_console_init();
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400134 do_io_settings();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400135#endif
Aneesh V0d2628b2011-07-21 09:10:07 -0400136 prcm_init();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400137#ifdef CONFIG_SPL_BUILD
Dechesne, Nicolasf8c6e1b2012-01-31 07:35:40 +0000138 timer_init();
139
Aneesh Vb8e60b92011-07-21 09:10:21 -0400140 /* For regular u-boot sdram_init() is called from dram_init() */
141 sdram_init();
Sricharan308fe922011-11-15 09:50:03 -0500142 init_boot_params();
Aneesh Vb8e60b92011-07-21 09:10:21 -0400143#endif
Steve Sakoman1ad21582010-06-08 13:07:46 -0700144}
145
146/*
147 * Routine: wait_for_command_complete
148 * Description: Wait for posting to finish on watchdog
149 */
150void wait_for_command_complete(struct watchdog *wd_base)
151{
152 int pending = 1;
153 do {
154 pending = readl(&wd_base->wwps);
155 } while (pending);
156}
157
158/*
159 * Routine: watchdog_init
160 * Description: Shut down watch dogs
161 */
162void watchdog_init(void)
163{
164 struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
165
166 writel(WD_UNLOCK1, &wd2_base->wspr);
167 wait_for_command_complete(wd2_base);
168 writel(WD_UNLOCK2, &wd2_base->wspr);
169}
170
Aneesh V04bd2b92010-09-12 10:32:55 +0530171
172/*
173 * This function finds the SDRAM size available in the system
174 * based on DMM section configurations
175 * This is needed because the size of memory installed may be
176 * different on different versions of the board
177 */
Sricharan9310ff72011-11-15 09:49:55 -0500178u32 omap_sdram_size(void)
Aneesh V04bd2b92010-09-12 10:32:55 +0530179{
SRICHARAN R015be792012-05-17 00:12:06 +0000180 u32 section, i, valid;
181 u64 sdram_start = 0, sdram_end = 0, addr,
182 size, total_size = 0, trap_size = 0;
Sricharan62a86502011-11-15 09:50:00 -0500183
Aneesh V04bd2b92010-09-12 10:32:55 +0530184 for (i = 0; i < 4; i++) {
Sricharan62a86502011-11-15 09:50:00 -0500185 section = __raw_readl(DMM_BASE + i*4);
SRICHARAN R015be792012-05-17 00:12:06 +0000186 valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
187 (EMIF_SDRC_ADDRSPC_SHIFT);
Sricharan62a86502011-11-15 09:50:00 -0500188 addr = section & EMIF_SYS_ADDR_MASK;
SRICHARAN R015be792012-05-17 00:12:06 +0000189
Aneesh V04bd2b92010-09-12 10:32:55 +0530190 /* See if the address is valid */
Sricharan62a86502011-11-15 09:50:00 -0500191 if ((addr >= DRAM_ADDR_SPACE_START) &&
192 (addr < DRAM_ADDR_SPACE_END)) {
193 size = ((section & EMIF_SYS_SIZE_MASK) >>
194 EMIF_SYS_SIZE_SHIFT);
195 size = 1 << size;
196 size *= SZ_16M;
SRICHARAN R015be792012-05-17 00:12:06 +0000197
198 if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
199 if (!sdram_start || (addr < sdram_start))
200 sdram_start = addr;
201 if (!sdram_end || ((addr + size) > sdram_end))
202 sdram_end = addr + size;
203 } else {
204 trap_size = size;
205 }
206
Aneesh V04bd2b92010-09-12 10:32:55 +0530207 }
SRICHARAN R015be792012-05-17 00:12:06 +0000208
Aneesh V04bd2b92010-09-12 10:32:55 +0530209 }
SRICHARAN R015be792012-05-17 00:12:06 +0000210 total_size = (sdram_end - sdram_start) - (trap_size);
Sricharan62a86502011-11-15 09:50:00 -0500211
Aneesh V04bd2b92010-09-12 10:32:55 +0530212 return total_size;
213}
214
215
Steve Sakoman1ad21582010-06-08 13:07:46 -0700216/*
217 * Routine: dram_init
218 * Description: sets uboots idea of sdram size
219 */
220int dram_init(void)
221{
Aneesh Vcc565582011-07-21 09:10:09 -0400222 sdram_init();
Sricharan9310ff72011-11-15 09:49:55 -0500223 gd->ram_size = omap_sdram_size();
Steve Sakoman1ad21582010-06-08 13:07:46 -0700224 return 0;
225}
226
227/*
228 * Print board information
229 */
230int checkboard(void)
231{
232 puts(sysinfo.board_string);
233 return 0;
234}
235
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700236/*
Sricharan9310ff72011-11-15 09:49:55 -0500237 * get_device_type(): tell if GP/HS/EMU/TST
238 */
239u32 get_device_type(void)
Aneesh Ve3405bd2011-06-16 23:30:52 +0000240{
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000241 return (readl((*ctrl)->control_status) &
SRICHARAN R36c366f2012-03-12 02:25:43 +0000242 (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
Aneesh Ve3405bd2011-06-16 23:30:52 +0000243}
244
Sricharan9310ff72011-11-15 09:49:55 -0500245/*
246 * Print CPU information
247 */
248int print_cpuinfo(void)
Aneesh Ve3405bd2011-06-16 23:30:52 +0000249{
Andreas Müller0cda7a42012-01-04 15:26:24 +0000250 puts("CPU : ");
251 omap_rev_string();
Sricharan9310ff72011-11-15 09:49:55 -0500252
253 return 0;
254}
Aneesh V572134b2011-08-11 04:35:43 +0000255#ifndef CONFIG_SYS_DCACHE_OFF
256void enable_caches(void)
257{
258 /* Enable D-cache. I-cache is already enabled in start.S */
259 dcache_enable();
260}
261#endif