blob: 51123c2968430a77e2732cc2f0cc77255077915d [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +02001#ifndef __ASM_ARM_SYSTEM_H
2#define __ASM_ARM_SYSTEM_H
3
Sergey Temerkhanov064949c2015-10-14 09:55:46 -07004#include <linux/compiler.h>
Tom Rini3b787ef2016-08-01 18:54:53 -04005#include <asm/barriers.h>
Sergey Temerkhanov064949c2015-10-14 09:55:46 -07006
David Feng85fd5f12013-12-14 11:47:35 +08007#ifdef CONFIG_ARM64
8
9/*
10 * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions
11 */
12#define CR_M (1 << 0) /* MMU enable */
13#define CR_A (1 << 1) /* Alignment abort enable */
14#define CR_C (1 << 2) /* Dcache enable */
15#define CR_SA (1 << 3) /* Stack Alignment Check Enable */
16#define CR_I (1 << 12) /* Icache enable */
17#define CR_WXN (1 << 19) /* Write Permision Imply XN */
18#define CR_EE (1 << 25) /* Exception (Big) Endian */
19
Alison Wang73818d52016-11-10 10:49:03 +080020#define ES_TO_AARCH64 1
21#define ES_TO_AARCH32 0
22
23/*
24 * SCR_EL3 bits definitions
25 */
26#define SCR_EL3_RW_AARCH64 (1 << 10) /* Next lower level is AArch64 */
27#define SCR_EL3_RW_AARCH32 (0 << 10) /* Lower lowers level are AArch32 */
28#define SCR_EL3_HCE_EN (1 << 8) /* Hypervisor Call enable */
29#define SCR_EL3_SMD_DIS (1 << 7) /* Secure Monitor Call disable */
30#define SCR_EL3_RES1 (3 << 4) /* Reserved, RES1 */
Chee Hong Angb07ac0c2018-08-20 10:57:34 -070031#define SCR_EL3_EA_EN (1 << 3) /* External aborts taken to EL3 */
Alison Wang73818d52016-11-10 10:49:03 +080032#define SCR_EL3_NS_EN (1 << 0) /* EL0 and EL1 in Non-scure state */
33
34/*
35 * SPSR_EL3/SPSR_EL2 bits definitions
36 */
37#define SPSR_EL_END_LE (0 << 9) /* Exception Little-endian */
38#define SPSR_EL_DEBUG_MASK (1 << 9) /* Debug exception masked */
39#define SPSR_EL_ASYN_MASK (1 << 8) /* Asynchronous data abort masked */
40#define SPSR_EL_SERR_MASK (1 << 8) /* System Error exception masked */
41#define SPSR_EL_IRQ_MASK (1 << 7) /* IRQ exception masked */
42#define SPSR_EL_FIQ_MASK (1 << 6) /* FIQ exception masked */
43#define SPSR_EL_T_A32 (0 << 5) /* AArch32 instruction set A32 */
44#define SPSR_EL_M_AARCH64 (0 << 4) /* Exception taken from AArch64 */
45#define SPSR_EL_M_AARCH32 (1 << 4) /* Exception taken from AArch32 */
46#define SPSR_EL_M_SVC (0x3) /* Exception taken from SVC mode */
47#define SPSR_EL_M_HYP (0xa) /* Exception taken from HYP mode */
48#define SPSR_EL_M_EL1H (5) /* Exception taken from EL1h mode */
49#define SPSR_EL_M_EL2H (9) /* Exception taken from EL2h mode */
50
51/*
52 * CPTR_EL2 bits definitions
53 */
54#define CPTR_EL2_RES1 (3 << 12 | 0x3ff) /* Reserved, RES1 */
55
56/*
57 * SCTLR_EL2 bits definitions
58 */
59#define SCTLR_EL2_RES1 (3 << 28 | 3 << 22 | 1 << 18 | 1 << 16 |\
60 1 << 11 | 3 << 4) /* Reserved, RES1 */
61#define SCTLR_EL2_EE_LE (0 << 25) /* Exception Little-endian */
62#define SCTLR_EL2_WXN_DIS (0 << 19) /* Write permission is not XN */
63#define SCTLR_EL2_ICACHE_DIS (0 << 12) /* Instruction cache disabled */
64#define SCTLR_EL2_SA_DIS (0 << 3) /* Stack Alignment Check disabled */
65#define SCTLR_EL2_DCACHE_DIS (0 << 2) /* Data cache disabled */
66#define SCTLR_EL2_ALIGN_DIS (0 << 1) /* Alignment check disabled */
67#define SCTLR_EL2_MMU_DIS (0) /* MMU disabled */
68
69/*
70 * CNTHCTL_EL2 bits definitions
71 */
72#define CNTHCTL_EL2_EL1PCEN_EN (1 << 1) /* Physical timer regs accessible */
73#define CNTHCTL_EL2_EL1PCTEN_EN (1 << 0) /* Physical counter accessible */
74
75/*
76 * HCR_EL2 bits definitions
77 */
Peter Hoyes6f4a27d2021-08-19 16:53:09 +010078#define HCR_EL2_API (1 << 41) /* Trap pointer authentication
79 instructions */
80#define HCR_EL2_APK (1 << 40) /* Trap pointer authentication
81 key access */
Alison Wang73818d52016-11-10 10:49:03 +080082#define HCR_EL2_RW_AARCH64 (1 << 31) /* EL1 is AArch64 */
83#define HCR_EL2_RW_AARCH32 (0 << 31) /* Lower levels are AArch32 */
84#define HCR_EL2_HCD_DIS (1 << 29) /* Hypervisor Call disabled */
Andre Przywara3a5c0522022-02-11 11:29:35 +000085#define HCR_EL2_AMO_EL2 (1 << 5) /* Route SErrors to EL2 */
Alison Wang73818d52016-11-10 10:49:03 +080086
Andre Przywara8a457ad2023-08-30 12:32:30 +010087#define ID_AA64ISAR0_EL1_RNDR (0xFUL << 60) /* RNDR random registers */
Alison Wang73818d52016-11-10 10:49:03 +080088/*
Peter Hoyes6f4a27d2021-08-19 16:53:09 +010089 * ID_AA64ISAR1_EL1 bits definitions
90 */
91#define ID_AA64ISAR1_EL1_GPI (0xF << 28) /* Implementation-defined generic
92 code auth algorithm */
93#define ID_AA64ISAR1_EL1_GPA (0xF << 24) /* QARMA generic code auth
94 algorithm */
95#define ID_AA64ISAR1_EL1_API (0xF << 8) /* Implementation-defined address
96 auth algorithm */
97#define ID_AA64ISAR1_EL1_APA (0xF << 4) /* QARMA address auth algorithm */
98
99/*
Peter Hoyes55262102021-07-12 15:04:21 +0100100 * ID_AA64PFR0_EL1 bits definitions
101 */
102#define ID_AA64PFR0_EL1_EL3 (0xF << 12) /* EL3 implemented */
103#define ID_AA64PFR0_EL1_EL2 (0xF << 8) /* EL2 implemented */
104
105/*
Alison Wang73818d52016-11-10 10:49:03 +0800106 * CPACR_EL1 bits definitions
107 */
108#define CPACR_EL1_FPEN_EN (3 << 20) /* SIMD and FP instruction enabled */
109
110/*
111 * SCTLR_EL1 bits definitions
112 */
113#define SCTLR_EL1_RES1 (3 << 28 | 3 << 22 | 1 << 20 |\
114 1 << 11) /* Reserved, RES1 */
115#define SCTLR_EL1_UCI_DIS (0 << 26) /* Cache instruction disabled */
116#define SCTLR_EL1_EE_LE (0 << 25) /* Exception Little-endian */
117#define SCTLR_EL1_WXN_DIS (0 << 19) /* Write permission is not XN */
118#define SCTLR_EL1_NTWE_DIS (0 << 18) /* WFE instruction disabled */
119#define SCTLR_EL1_NTWI_DIS (0 << 16) /* WFI instruction disabled */
120#define SCTLR_EL1_UCT_DIS (0 << 15) /* CTR_EL0 access disabled */
121#define SCTLR_EL1_DZE_DIS (0 << 14) /* DC ZVA instruction disabled */
122#define SCTLR_EL1_ICACHE_DIS (0 << 12) /* Instruction cache disabled */
123#define SCTLR_EL1_UMA_DIS (0 << 9) /* User Mask Access disabled */
124#define SCTLR_EL1_SED_EN (0 << 8) /* SETEND instruction enabled */
125#define SCTLR_EL1_ITD_EN (0 << 7) /* IT instruction enabled */
126#define SCTLR_EL1_CP15BEN_DIS (0 << 5) /* CP15 barrier operation disabled */
127#define SCTLR_EL1_SA0_DIS (0 << 4) /* Stack Alignment EL0 disabled */
128#define SCTLR_EL1_SA_DIS (0 << 3) /* Stack Alignment EL1 disabled */
129#define SCTLR_EL1_DCACHE_DIS (0 << 2) /* Data cache disabled */
130#define SCTLR_EL1_ALIGN_DIS (0 << 1) /* Alignment check disabled */
131#define SCTLR_EL1_MMU_DIS (0) /* MMU disabled */
132
David Feng85fd5f12013-12-14 11:47:35 +0800133#ifndef __ASSEMBLY__
134
Simon Glass1e268642020-05-10 11:39:55 -0600135struct pt_regs;
136
Alexander Grafe317fe82016-03-04 01:09:47 +0100137u64 get_page_table_size(void);
138#define PGTABLE_SIZE get_page_table_size()
Alexander Grafce0a64e2016-03-04 01:09:54 +0100139
140/* 2MB granularity */
141#define MMU_SECTION_SHIFT 21
142#define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT)
Alexander Grafe317fe82016-03-04 01:09:47 +0100143
Alexander Graf188c8ff2016-03-16 15:41:20 +0100144/* These constants need to be synced to the MT_ types in asm/armv8/mmu.h */
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530145enum dcache_option {
Alexander Graf188c8ff2016-03-16 15:41:20 +0100146 DCACHE_OFF = 0 << 2,
147 DCACHE_WRITETHROUGH = 3 << 2,
148 DCACHE_WRITEBACK = 4 << 2,
149 DCACHE_WRITEALLOC = 4 << 2,
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530150};
151
David Feng85fd5f12013-12-14 11:47:35 +0800152#define wfi() \
153 ({asm volatile( \
154 "wfi" : : : "memory"); \
155 })
156
Peter Hoyes4a491db2024-05-01 09:16:32 +0100157#define wfe() \
158 ({asm volatile( \
159 "wfe" : : : "memory"); \
160 })
161
162#define sev() asm volatile("sev")
163
David Feng85fd5f12013-12-14 11:47:35 +0800164static inline unsigned int current_el(void)
165{
Heinrich Schuchardtea9a22d2020-05-27 20:04:24 +0200166 unsigned long el;
167
David Feng85fd5f12013-12-14 11:47:35 +0800168 asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc");
Heinrich Schuchardtea9a22d2020-05-27 20:04:24 +0200169 return 3 & (el >> 2);
David Feng85fd5f12013-12-14 11:47:35 +0800170}
171
172static inline unsigned int get_sctlr(void)
173{
Heinrich Schuchardtea9a22d2020-05-27 20:04:24 +0200174 unsigned int el;
175 unsigned long val;
David Feng85fd5f12013-12-14 11:47:35 +0800176
177 el = current_el();
178 if (el == 1)
179 asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc");
180 else if (el == 2)
181 asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc");
182 else
183 asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc");
184
185 return val;
186}
187
Heinrich Schuchardtea9a22d2020-05-27 20:04:24 +0200188static inline void set_sctlr(unsigned long val)
David Feng85fd5f12013-12-14 11:47:35 +0800189{
190 unsigned int el;
191
192 el = current_el();
193 if (el == 1)
194 asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc");
195 else if (el == 2)
196 asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc");
197 else
198 asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc");
199
200 asm volatile("isb");
201}
202
Sergey Temerkhanov6774e4e2015-10-14 09:55:44 -0700203static inline unsigned long read_mpidr(void)
204{
205 unsigned long val;
206
207 asm volatile("mrs %0, mpidr_el1" : "=r" (val));
208
209 return val;
210}
211
212#define BSP_COREID 0
213
David Feng85fd5f12013-12-14 11:47:35 +0800214void __asm_flush_dcache_all(void);
York Sunef042012014-02-26 13:26:04 -0800215void __asm_invalidate_dcache_all(void);
David Feng85fd5f12013-12-14 11:47:35 +0800216void __asm_flush_dcache_range(u64 start, u64 end);
Simon Glass4415c3b2017-04-05 17:53:18 -0600217
218/**
219 * __asm_invalidate_dcache_range() - Invalidate a range of virtual addresses
220 *
221 * This performance an invalidate from @start to @end - 1. Both addresses
222 * should be cache-aligned, otherwise this function will align the start
223 * address and may continue past the end address.
224 *
225 * Data in the address range is evicted from the cache and is not written back
226 * to memory.
227 *
228 * @start: Start address to invalidate
229 * @end: End address to invalidate up to (exclusive)
230 */
231void __asm_invalidate_dcache_range(u64 start, u64 end);
David Feng85fd5f12013-12-14 11:47:35 +0800232void __asm_invalidate_tlb_all(void);
233void __asm_invalidate_icache_all(void);
Stephen Warrenddb0f632016-10-19 15:18:46 -0600234int __asm_invalidate_l3_dcache(void);
235int __asm_flush_l3_dcache(void);
236int __asm_invalidate_l3_icache(void);
Alexander Grafe317fe82016-03-04 01:09:47 +0100237void __asm_switch_ttbr(u64 new_ttbr);
David Feng85fd5f12013-12-14 11:47:35 +0800238
Alison Wang73818d52016-11-10 10:49:03 +0800239/*
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200240 * armv8_switch_to_el2() - switch from EL3 to EL2 for ARMv8
Alison Wang73818d52016-11-10 10:49:03 +0800241 *
242 * @args: For loading 64-bit OS, fdt address.
243 * For loading 32-bit OS, zero.
244 * @mach_nr: For loading 64-bit OS, zero.
245 * For loading 32-bit OS, machine nr
246 * @fdt_addr: For loading 64-bit OS, zero.
247 * For loading 32-bit OS, fdt address.
Alison Wangeb2088d2017-01-17 09:39:17 +0800248 * @arg4: Input argument.
Alison Wang73818d52016-11-10 10:49:03 +0800249 * @entry_point: kernel entry point
250 * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32
251 */
York Sunffea3e62017-09-28 08:42:14 -0700252void __noreturn armv8_switch_to_el2(u64 args, u64 mach_nr, u64 fdt_addr,
253 u64 arg4, u64 entry_point, u64 es_flag);
Alison Wang73818d52016-11-10 10:49:03 +0800254/*
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200255 * armv8_switch_to_el1() - switch from EL2 to EL1 for ARMv8
Alison Wang73818d52016-11-10 10:49:03 +0800256 *
257 * @args: For loading 64-bit OS, fdt address.
258 * For loading 32-bit OS, zero.
259 * @mach_nr: For loading 64-bit OS, zero.
260 * For loading 32-bit OS, machine nr
261 * @fdt_addr: For loading 64-bit OS, zero.
262 * For loading 32-bit OS, fdt address.
Alison Wangeb2088d2017-01-17 09:39:17 +0800263 * @arg4: Input argument.
Alison Wang73818d52016-11-10 10:49:03 +0800264 * @entry_point: kernel entry point
265 * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32
266 */
267void armv8_switch_to_el1(u64 args, u64 mach_nr, u64 fdt_addr,
Alison Wangeb2088d2017-01-17 09:39:17 +0800268 u64 arg4, u64 entry_point, u64 es_flag);
Alison Wangf547fca2016-11-10 10:49:05 +0800269void armv8_el2_to_aarch32(u64 args, u64 mach_nr, u64 fdt_addr,
Alison Wangeb2088d2017-01-17 09:39:17 +0800270 u64 arg4, u64 entry_point);
David Feng85fd5f12013-12-14 11:47:35 +0800271void gic_init(void);
272void gic_send_sgi(unsigned long sgino);
273void wait_for_wakeup(void);
Ian Campbelld07e7b02015-04-21 07:18:36 +0200274void protect_secure_region(void);
David Feng85fd5f12013-12-14 11:47:35 +0800275void smp_kick_all_cpus(void);
276
York Suna84cd722014-06-23 15:15:54 -0700277void flush_l3_cache(void);
York Sun5bb14e02017-03-06 09:02:33 -0800278void mmu_change_region_attr(phys_addr_t start, size_t size, u64 attrs);
York Suna84cd722014-06-23 15:15:54 -0700279
Sergey Temerkhanov064949c2015-10-14 09:55:46 -0700280/*
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200281 * smc_call() - issue a secure monitor call
282 *
283 * Issue a secure monitor call in accordance with ARM "SMC Calling convention",
Sergey Temerkhanov064949c2015-10-14 09:55:46 -0700284 * DEN0028A
285 *
286 * @args: input and output arguments
Sergey Temerkhanov064949c2015-10-14 09:55:46 -0700287 */
288void smc_call(struct pt_regs *args);
289
Alexander Grafa5b18322016-08-16 21:08:46 +0200290void __noreturn psci_system_reset(void);
Rajesh Ravi45bbe712019-11-22 14:50:01 -0800291void __noreturn psci_system_reset2(u32 reset_level, u32 cookie);
Alexander Graf467c83e2016-08-16 21:08:47 +0200292void __noreturn psci_system_off(void);
Beniamino Galvanib8845e12016-05-08 08:30:14 +0200293
macro.wave.z@gmail.com05725ed2016-12-08 11:58:25 +0800294#ifdef CONFIG_ARMV8_PSCI
295extern char __secure_start[];
296extern char __secure_end[];
297extern char __secure_stack_start[];
298extern char __secure_stack_end[];
299
300void armv8_setup_psci(void);
301void psci_setup_vectors(void);
302void psci_arch_init(void);
303#endif
304
David Feng85fd5f12013-12-14 11:47:35 +0800305#endif /* __ASSEMBLY__ */
306
307#else /* CONFIG_ARM64 */
308
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200309#ifdef __KERNEL__
310
311#define CPU_ARCH_UNKNOWN 0
312#define CPU_ARCH_ARMv3 1
313#define CPU_ARCH_ARMv4 2
314#define CPU_ARCH_ARMv4T 3
315#define CPU_ARCH_ARMv5 4
316#define CPU_ARCH_ARMv5T 5
317#define CPU_ARCH_ARMv5TE 6
318#define CPU_ARCH_ARMv5TEJ 7
319#define CPU_ARCH_ARMv6 8
320#define CPU_ARCH_ARMv7 9
321
322/*
323 * CR1 bits (CP#15 CR1)
324 */
325#define CR_M (1 << 0) /* MMU enable */
326#define CR_A (1 << 1) /* Alignment abort enable */
327#define CR_C (1 << 2) /* Dcache enable */
328#define CR_W (1 << 3) /* Write buffer enable */
329#define CR_P (1 << 4) /* 32-bit exception handler */
330#define CR_D (1 << 5) /* 32-bit data address range */
331#define CR_L (1 << 6) /* Implementation defined */
332#define CR_B (1 << 7) /* Big endian */
333#define CR_S (1 << 8) /* System MMU protection */
334#define CR_R (1 << 9) /* ROM MMU protection */
335#define CR_F (1 << 10) /* Implementation defined */
336#define CR_Z (1 << 11) /* Implementation defined */
337#define CR_I (1 << 12) /* Icache enable */
338#define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
339#define CR_RR (1 << 14) /* Round Robin cache replacement */
340#define CR_L4 (1 << 15) /* LDR pc can set T bit */
341#define CR_DT (1 << 16)
342#define CR_IT (1 << 18)
343#define CR_ST (1 << 19)
344#define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
345#define CR_U (1 << 22) /* Unaligned access operation */
346#define CR_XP (1 << 23) /* Extended page tables */
347#define CR_VE (1 << 24) /* Vectored interrupts */
348#define CR_EE (1 << 25) /* Exception (Big) Endian */
349#define CR_TRE (1 << 28) /* TEX remap enable */
350#define CR_AFE (1 << 29) /* Access flag enable */
351#define CR_TE (1 << 30) /* Thumb exception enable */
352
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100353#if defined(CONFIG_ARMV7_LPAE) && !defined(PGTABLE_SIZE)
354#define PGTABLE_SIZE (4096 * 5)
355#elif !defined(PGTABLE_SIZE)
David Feng85fd5f12013-12-14 11:47:35 +0800356#define PGTABLE_SIZE (4096 * 4)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700357#endif
David Feng85fd5f12013-12-14 11:47:35 +0800358
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200359/*
360 * This is used to ensure the compiler did actually allocate the register we
361 * asked it for some inline assembly sequences. Apparently we can't trust
362 * the compiler from one version to another so a bit of paranoia won't hurt.
363 * This string is meant to be concatenated with the inline asm string and
364 * will cause compilation to stop on mismatch.
365 * (for details, see gcc PR 15089)
366 */
367#define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
368
369#ifndef __ASSEMBLY__
370
Keerthy61488c12016-09-14 10:43:32 +0530371#ifdef CONFIG_ARMV7_LPAE
372void switch_to_hypervisor_ret(void);
373#endif
374
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200375#define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
376
Rob Herringaa470302012-12-02 17:06:21 +0000377#ifdef __ARM_ARCH_7A__
378#define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
Peter Hoyes4a491db2024-05-01 09:16:32 +0100379#define wfe() __asm__ __volatile__ ("wfe" : : : "memory")
380#define sev() __asm__ __volatile__ ("sev")
Rob Herringaa470302012-12-02 17:06:21 +0000381#else
382#define wfi()
383#endif
384
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100385static inline unsigned long get_cpsr(void)
386{
387 unsigned long cpsr;
388
389 asm volatile("mrs %0, cpsr" : "=r"(cpsr): );
390 return cpsr;
391}
392
393static inline int is_hyp(void)
394{
395#ifdef CONFIG_ARMV7_LPAE
396 /* HYP mode requires LPAE ... */
397 return ((get_cpsr() & 0x1f) == 0x1a);
398#else
399 /* ... so without LPAE support we can optimize all hyp code away */
400 return 0;
401#endif
402}
403
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200404static inline unsigned int get_cr(void)
405{
406 unsigned int val;
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100407
408 if (is_hyp())
409 asm volatile("mrc p15, 4, %0, c1, c0, 0 @ get CR" : "=r" (val)
410 :
411 : "cc");
412 else
413 asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val)
414 :
415 : "cc");
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200416 return val;
417}
418
419static inline void set_cr(unsigned int val)
420{
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100421 if (is_hyp())
422 asm volatile("mcr p15, 4, %0, c1, c0, 0 @ set CR" :
423 : "r" (val)
424 : "cc");
425 else
426 asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" :
427 : "r" (val)
428 : "cc");
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200429 isb();
430}
431
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100432#ifdef CONFIG_ARMV7_LPAE
433/* Long-Descriptor Translation Table Level 1/2 Bits */
434#define TTB_SECT_XN_MASK (1ULL << 54)
435#define TTB_SECT_NG_MASK (1 << 11)
436#define TTB_SECT_AF (1 << 10)
437#define TTB_SECT_SH_MASK (3 << 8)
438#define TTB_SECT_NS_MASK (1 << 5)
439#define TTB_SECT_AP (1 << 6)
440/* Note: TTB AP bits are set elsewhere */
441#define TTB_SECT_MAIR(x) ((x & 0x7) << 2) /* Index into MAIR */
442#define TTB_SECT (1 << 0)
443#define TTB_PAGETABLE (3 << 0)
444
445/* TTBCR flags */
446#define TTBCR_EAE (1 << 31)
447#define TTBCR_T0SZ(x) ((x) << 0)
448#define TTBCR_T1SZ(x) ((x) << 16)
449#define TTBCR_USING_TTBR0 (TTBCR_T0SZ(0) | TTBCR_T1SZ(0))
450#define TTBCR_IRGN0_NC (0 << 8)
451#define TTBCR_IRGN0_WBWA (1 << 8)
452#define TTBCR_IRGN0_WT (2 << 8)
453#define TTBCR_IRGN0_WBNWA (3 << 8)
454#define TTBCR_IRGN0_MASK (3 << 8)
455#define TTBCR_ORGN0_NC (0 << 10)
456#define TTBCR_ORGN0_WBWA (1 << 10)
457#define TTBCR_ORGN0_WT (2 << 10)
458#define TTBCR_ORGN0_WBNWA (3 << 10)
459#define TTBCR_ORGN0_MASK (3 << 10)
460#define TTBCR_SHARED_NON (0 << 12)
461#define TTBCR_SHARED_OUTER (2 << 12)
462#define TTBCR_SHARED_INNER (3 << 12)
463#define TTBCR_EPD0 (0 << 7)
464
465/*
Ard Biesheuveldeb4edb2020-07-07 12:07:07 +0200466 * VMSAv8-32 Long-descriptor format memory region attributes
467 * (ARM Architecture Reference Manual section G5.7.4 [DDI0487E.a])
468 *
469 * MAIR0[ 7: 0] 0x00 Device-nGnRnE (aka Strongly-Ordered)
470 * MAIR0[15: 8] 0xaa Outer/Inner Write-Through, Read-Allocate No Write-Allocate
471 * MAIR0[23:16] 0xee Outer/Inner Write-Back, Read-Allocate No Write-Allocate
472 * MAIR0[31:24] 0xff Outer/Inner Write-Back, Read-Allocate Write-Allocate
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100473 */
Ard Biesheuveldeb4edb2020-07-07 12:07:07 +0200474#define MEMORY_ATTRIBUTES ((0x00 << (0 * 8)) | (0xaa << (1 * 8)) | \
475 (0xee << (2 * 8)) | (0xff << (3 * 8)))
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100476
477/* options available for data cache on each page */
478enum dcache_option {
Keerthy266c8c12016-10-29 15:19:10 +0530479 DCACHE_OFF = TTB_SECT | TTB_SECT_MAIR(0) | TTB_SECT_XN_MASK,
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100480 DCACHE_WRITETHROUGH = TTB_SECT | TTB_SECT_MAIR(1),
481 DCACHE_WRITEBACK = TTB_SECT | TTB_SECT_MAIR(2),
482 DCACHE_WRITEALLOC = TTB_SECT | TTB_SECT_MAIR(3),
483};
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530484#elif defined(CONFIG_CPU_V7A)
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500485/* Short-Descriptor Translation Table Level 1 Bits */
486#define TTB_SECT_NS_MASK (1 << 19)
487#define TTB_SECT_NG_MASK (1 << 17)
488#define TTB_SECT_S_MASK (1 << 16)
489/* Note: TTB AP bits are set elsewhere */
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100490#define TTB_SECT_AP (3 << 10)
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500491#define TTB_SECT_TEX(x) ((x & 0x7) << 12)
492#define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5)
493#define TTB_SECT_XN_MASK (1 << 4)
494#define TTB_SECT_C_MASK (1 << 3)
495#define TTB_SECT_B_MASK (1 << 2)
Patrick Delaunayd1332612021-02-05 13:53:35 +0100496#define TTB_SECT (2 << 0)
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500497
Ard Biesheuveldeb4edb2020-07-07 12:07:07 +0200498/*
499 * Short-descriptor format memory region attributes, without TEX remap
500 * (ARM Architecture Reference Manual section G5.7.2 [DDI0487E.a])
501 *
502 * TEX[0] C B
503 * 0 0 0 Device-nGnRnE (aka Strongly-Ordered)
504 * 0 1 0 Outer/Inner Write-Through, Read-Allocate No Write-Allocate
505 * 0 1 1 Outer/Inner Write-Back, Read-Allocate No Write-Allocate
506 * 1 1 1 Outer/Inner Write-Back, Read-Allocate Write-Allocate
507 */
Simon Glassa4f20792012-10-17 13:24:53 +0000508enum dcache_option {
Marek Vasutd6e436e2015-12-29 19:44:02 +0100509 DCACHE_OFF = TTB_SECT_DOMAIN(0) | TTB_SECT_XN_MASK | TTB_SECT,
Patrick Delaunay061801e2021-02-05 13:53:34 +0100510 DCACHE_WRITETHROUGH = TTB_SECT_DOMAIN(0) | TTB_SECT | TTB_SECT_C_MASK,
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500511 DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK,
512 DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1),
513};
514#else
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100515#define TTB_SECT_AP (3 << 10)
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500516/* options available for data cache on each page */
517enum dcache_option {
Simon Glassa4f20792012-10-17 13:24:53 +0000518 DCACHE_OFF = 0x12,
519 DCACHE_WRITETHROUGH = 0x1a,
520 DCACHE_WRITEBACK = 0x1e,
Marek Vasut79b90722014-09-15 02:44:36 +0200521 DCACHE_WRITEALLOC = 0x16,
Simon Glassa4f20792012-10-17 13:24:53 +0000522};
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500523#endif
Simon Glassa4f20792012-10-17 13:24:53 +0000524
525/* Size of an MMU section */
526enum {
Alexander Grafae6c2bc2016-03-16 15:41:21 +0100527#ifdef CONFIG_ARMV7_LPAE
528 MMU_SECTION_SHIFT = 21, /* 2MB */
529#else
530 MMU_SECTION_SHIFT = 20, /* 1MB */
531#endif
Simon Glassa4f20792012-10-17 13:24:53 +0000532 MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT,
533};
534
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530535#ifdef CONFIG_CPU_V7A
Bryan Brinsko29d23ec2015-03-24 11:25:12 -0500536/* TTBR0 bits */
537#define TTBR0_BASE_ADDR_MASK 0xFFFFC000
538#define TTBR0_RGN_NC (0 << 3)
539#define TTBR0_RGN_WBWA (1 << 3)
540#define TTBR0_RGN_WT (2 << 3)
541#define TTBR0_RGN_WB (3 << 3)
542/* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */
543#define TTBR0_IRGN_NC (0 << 0 | 0 << 6)
544#define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6)
545#define TTBR0_IRGN_WT (1 << 0 | 0 << 6)
546#define TTBR0_IRGN_WB (1 << 0 | 1 << 6)
547#endif
548
Simon Glassa4f20792012-10-17 13:24:53 +0000549/**
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200550 * mmu_page_table_flush() - register an update to page tables
551 *
Simon Glassa4f20792012-10-17 13:24:53 +0000552 * Register an update to the page tables, and flush the TLB
553 *
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200554 * @start: start address of update in page table
555 * @stop: stop address of update in page table
Simon Glassa4f20792012-10-17 13:24:53 +0000556 */
557void mmu_page_table_flush(unsigned long start, unsigned long stop);
558
Patrick Delaunay9c59d862019-07-22 14:19:20 +0200559#ifdef CONFIG_ARMV7_PSCI
560void psci_arch_cpu_entry(void);
Masahiro Yamadab047d1b2020-05-20 11:43:34 +0900561void psci_arch_init(void);
Patrick Delaunay9c59d862019-07-22 14:19:20 +0200562u32 psci_version(void);
563s32 psci_features(u32 function_id, u32 psci_fid);
564s32 psci_cpu_off(void);
565s32 psci_cpu_on(u32 function_id, u32 target_cpu, u32 pc,
566 u32 context_id);
567s32 psci_affinity_info(u32 function_id, u32 target_affinity,
568 u32 lowest_affinity_level);
569u32 psci_migrate_info_type(void);
570void psci_system_off(void);
571void psci_system_reset(void);
Patrick Delaunay9c59d862019-07-22 14:19:20 +0200572#endif
573
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200574#endif /* __ASSEMBLY__ */
575
576#define arch_align_stack(x) (x)
577
578#endif /* __KERNEL__ */
579
David Feng85fd5f12013-12-14 11:47:35 +0800580#endif /* CONFIG_ARM64 */
581
Patrice Chotard4d776d02023-10-27 16:42:56 +0200582#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
583#define DCACHE_DEFAULT_OPTION DCACHE_WRITETHROUGH
584#elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
585#define DCACHE_DEFAULT_OPTION DCACHE_WRITEALLOC
586#elif defined(CONFIG_SYS_ARM_CACHE_WRITEBACK)
587#define DCACHE_DEFAULT_OPTION DCACHE_WRITEBACK
588#endif
589
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530590#ifndef __ASSEMBLY__
591/**
Philipp Tomsichcd36d452017-10-10 16:21:11 +0200592 * save_boot_params() - Save boot parameters before starting reset sequence
593 *
594 * If you provide this function it will be called immediately U-Boot starts,
595 * both for SPL and U-Boot proper.
596 *
597 * All registers are unchanged from U-Boot entry. No registers need be
598 * preserved.
599 *
600 * This is not a normal C function. There is no stack. Return by branching to
601 * save_boot_params_ret.
602 *
603 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3);
604 */
605
606/**
607 * save_boot_params_ret() - Return from save_boot_params()
608 *
609 * If you provide save_boot_params(), then you should jump back to this
610 * function when done. Try to preserve all registers.
611 *
612 * If your implementation of save_boot_params() is in C then it is acceptable
613 * to simply call save_boot_params_ret() at the end of your function. Since
614 * there is no link register set up, you cannot just exit the function. U-Boot
615 * will return to the (initialised) value of lr, and likely crash/hang.
616 *
617 * If your implementation of save_boot_params() is in assembler then you
618 * should use 'b' or 'bx' to return to save_boot_params_ret.
619 */
620void save_boot_params_ret(void);
621
622/**
Marek Szyprowskif76fb512020-06-03 14:43:42 +0200623 * mmu_set_region_dcache_behaviour_phys() - set virt/phys mapping
624 *
625 * Change the virt/phys mapping and cache settings for a region.
626 *
627 * @virt: virtual start address of memory region to change
628 * @phys: physical address for the memory region to set
629 * @size: size of memory region to change
630 * @option: dcache option to select
631 */
632void mmu_set_region_dcache_behaviour_phys(phys_addr_t virt, phys_addr_t phys,
633 size_t size, enum dcache_option option);
634
635/**
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200636 * mmu_set_region_dcache_behaviour() - set cache settings
637 *
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530638 * Change the cache settings for a region.
639 *
Marek Szyprowskidacbb3b2020-06-03 14:43:41 +0200640 * @start: start address of memory region to change
641 * @size: size of memory region to change
642 * @option: dcache option to select
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530643 */
644void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
645 enum dcache_option option);
646
Stephen Warrenfbdcd222015-10-05 12:08:59 -0600647#ifdef CONFIG_SYS_NONCACHED_MEMORY
Ovidiu Panait1c45ed92020-11-28 10:43:13 +0200648/**
649 * noncached_init() - Initialize non-cached memory region
650 *
651 * Initialize non-cached memory area. This memory region will be typically
652 * located right below the malloc() area and mapped uncached in the MMU.
653 *
654 * It is called during the generic post-relocation init sequence.
655 *
656 * Return: 0 if OK
657 */
658int noncached_init(void);
659
Stephen Warrenfbdcd222015-10-05 12:08:59 -0600660phys_addr_t noncached_alloc(size_t size, size_t align);
661#endif /* CONFIG_SYS_NONCACHED_MEMORY */
662
Siva Durga Prasad Paladuguba2432a2015-06-26 18:05:07 +0530663#endif /* __ASSEMBLY__ */
664
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200665#endif