blob: d1ad72ed368e31622db77e419a3821b460302954 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbell6efe3692014-05-05 11:52:26 +010010 */
11
Simon Glass1d91ba72019-11-14 12:57:37 -070012#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020015#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020016#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010017#include <serial.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010018#include <spl.h>
Andre Przywaraf944a612022-09-06 10:36:38 +010019#include <sunxi_gpio.h>
Simon Glass274e0b02020-05-10 11:39:56 -060020#include <asm/cache.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010021#include <asm/gpio.h>
22#include <asm/io.h>
23#include <asm/arch/clock.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010029
Ian Campbelld41e2f672014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass5debe1f2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
Andre Przywara43aa1702025-01-05 21:51:59 +000038 uint32_t icc_pmr;
39 uint32_t icc_igrpen1;
Simon Glass5debe1f2015-02-07 10:47:30 -070040};
41
Marek Behún4bebdd32021-05-20 13:23:52 +020042struct fel_stash fel_stash __section(".data");
Simon Glass5debe1f2015-02-07 10:47:30 -070043
Andre Przywara3a63c232017-02-16 01:20:24 +000044#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020045#include <asm/armv8/mmu.h>
46
47static struct mm_region sunxi_mem_map[] = {
48 {
49 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070050 .virt = 0x0UL,
51 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020052 .size = 0x40000000UL,
53 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
54 PTE_BLOCK_NON_SHARE
55 }, {
56 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070057 .virt = 0x40000000UL,
58 .phys = 0x40000000UL,
Andre Przywarac0387f12021-04-28 21:29:55 +010059 .size = CONFIG_SUNXI_DRAM_MAX_SIZE,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020060 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
61 PTE_BLOCK_INNER_SHARE
62 }, {
63 /* List terminator */
64 0,
65 }
66};
67struct mm_region *mem_map = sunxi_mem_map;
Andre Przywarac0387f12021-04-28 21:29:55 +010068
Heinrich Schuchardt51a9aac2023-08-12 20:16:58 +020069phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Andre Przywarac0387f12021-04-28 21:29:55 +010070{
71 /* Some devices (like the EMAC) have a 32-bit DMA limit. */
72 if (gd->ram_top > (1ULL << 32))
73 return 1ULL << 32;
74
75 return gd->ram_top;
76}
Andre Przywaraa9aab242022-11-28 00:02:56 +000077#endif /* CONFIG_ARM64 */
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020078
Simon Glass85ed77d2024-09-29 19:49:46 -060079#ifdef CONFIG_XPL_BUILD
Simon Glass87356822014-12-23 12:04:52 -070080static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010081{
Icenowy Zheng112c8862019-04-24 13:44:12 +080082 __maybe_unused uint val;
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080083#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080084#if defined(CONFIG_MACH_SUN4I) || \
85 defined(CONFIG_MACH_SUN7I) || \
86 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080087 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
89 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
90#endif
Andre Przywara072e4772022-05-06 00:34:39 +010091#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || \
92 defined(CONFIG_MACH_SUN7I) || defined(CONFIG_MACH_SUN8I_R40) || \
93 defined(CONFIG_MACH_SUN9I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080094 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
95 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Andre Przywara072e4772022-05-06 00:34:39 +010096#else
97 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
98 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010099#endif
Andre Przywara072e4772022-05-06 00:34:39 +0100100 sunxi_gpio_set_pull(SUNXI_GPF(4), SUNXI_GPIO_PULL_UP);
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500101#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNIV)
102 sunxi_gpio_set_cfgpin(SUNXI_GPE(0), SUNIV_GPE_UART0);
103 sunxi_gpio_set_cfgpin(SUNXI_GPE(1), SUNIV_GPE_UART0);
104 sunxi_gpio_set_pull(SUNXI_GPE(1), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800105#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
106 defined(CONFIG_MACH_SUN7I) || \
107 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100108 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
109 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800110 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100111#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100112 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
113 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800114 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100115#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100116 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
117 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +0800118 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +0800119#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
120 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
121 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
122 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000123#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100124 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
125 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
126 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200127#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
129 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
130 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zhenga78bb072018-07-21 16:20:28 +0800131#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
132 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
133 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
134 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
Jernej Skrabec30efb9d2021-01-11 21:11:41 +0100135#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616)
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0);
137 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0);
138 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800139#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
140 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
141 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
142 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zheng52e61882017-04-08 15:30:12 +0800143#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
144 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
145 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
146 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100147#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
148 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
149 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
150 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Andre Przywara1987b0c2022-09-06 15:59:57 +0100151#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_R528)
152 sunxi_gpio_set_cfgpin(SUNXI_GPE(2), 6);
153 sunxi_gpio_set_cfgpin(SUNXI_GPE(3), 6);
154 sunxi_gpio_set_pull(SUNXI_GPE(3), SUNXI_GPIO_PULL_UP);
Andre Przywara72313dc2022-10-05 23:19:54 +0100155#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUNIV)
156 sunxi_gpio_set_cfgpin(SUNXI_GPA(2), SUNIV_GPE_UART0);
157 sunxi_gpio_set_cfgpin(SUNXI_GPA(3), SUNIV_GPE_UART0);
158 sunxi_gpio_set_pull(SUNXI_GPA(3), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100159#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100160 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
161 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800162 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Angelo Dureghello47263bd2021-10-09 14:18:59 +0200163#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I_H3)
164 sunxi_gpio_set_cfgpin(SUNXI_GPA(0), SUN8I_H3_GPA_UART2);
165 sunxi_gpio_set_cfgpin(SUNXI_GPA(1), SUN8I_H3_GPA_UART2);
166 sunxi_gpio_set_pull(SUNXI_GPA(1), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700167#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
168 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
169 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
170 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara1987b0c2022-09-06 15:59:57 +0100171#elif CONFIG_CONS_INDEX == 4 && defined(CONFIG_MACH_SUN8I_R528)
172 sunxi_gpio_set_cfgpin(SUNXI_GPB(6), 7);
173 sunxi_gpio_set_cfgpin(SUNXI_GPB(7), 7);
174 sunxi_gpio_set_pull(SUNXI_GPB(7), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100175#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100176 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
177 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800178 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Tobias Schramm6892a562021-02-15 00:19:58 +0100179#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \
180 !defined(CONFIG_MACH_SUN8I_R40)
181 sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1);
182 sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1);
183 sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200184#else
185#error Unsupported console port number. Please fix pin mux settings in board.c
186#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100187
Andre Przywara068962b2022-10-05 17:54:19 +0100188 /*
189 * Update PIO power bias configuration by copying the hardware
190 * detected value.
191 */
192 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6) ||
193 IS_ENABLED(CONFIG_SUN50I_GEN_NCAT2)) {
194 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
195 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
196 }
197 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6)) {
198 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
199 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
200 }
Icenowy Zheng112c8862019-04-24 13:44:12 +0800201
Ian Campbell6efe3692014-05-05 11:52:26 +0100202 return 0;
203}
Simon Glass87356822014-12-23 12:04:52 -0700204
Simon Glassee306792016-09-24 18:20:13 -0600205static int spl_board_load_image(struct spl_image_info *spl_image,
206 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700207{
208 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
209 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200210
211 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700212}
Simon Glass4fc1f252016-11-30 15:30:50 -0700213SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glass85ed77d2024-09-29 19:49:46 -0600214#endif /* CONFIG_XPL_BUILD */
Simon Glass5debe1f2015-02-07 10:47:30 -0700215
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000216#define SUNXI_INVALID_BOOT_SOURCE -1
217
Jesse Taubefb7bd332022-02-11 19:32:33 -0500218static int suniv_get_boot_source(void)
219{
220 /* Get the last function call from BootROM's stack. */
221 u32 brom_call = *(u32 *)(uintptr_t)(fel_stash.sp - 4);
222
223 /* translate SUNIV BootROM stack to standard SUNXI boot sources */
224 switch (brom_call) {
225 case SUNIV_BOOTED_FROM_MMC0:
226 return SUNXI_BOOTED_FROM_MMC0;
227 case SUNIV_BOOTED_FROM_SPI:
228 return SUNXI_BOOTED_FROM_SPI;
229 case SUNIV_BOOTED_FROM_MMC1:
230 return SUNXI_BOOTED_FROM_MMC2;
231 /* SPI NAND is not supported yet. */
232 case SUNIV_BOOTED_FROM_NAND:
233 return SUNXI_INVALID_BOOT_SOURCE;
234 }
235 /* If we get here something went wrong try to boot from FEL.*/
236 printf("Unknown boot source from BROM: 0x%x\n", brom_call);
237 return SUNXI_INVALID_BOOT_SOURCE;
238}
239
Samuel Holland784fcf62022-03-18 00:00:44 -0500240static int sunxi_egon_valid(struct boot_file_head *egon_head)
241{
242 return !memcmp(egon_head->magic, BOOT0_MAGIC, 8); /* eGON.BT0 */
243}
244
245static int sunxi_toc0_valid(struct toc0_main_info *toc0_info)
246{
247 return !memcmp(toc0_info->name, TOC0_MAIN_INFO_NAME, 8); /* TOC0.GLH */
248}
249
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000250static int sunxi_get_boot_source(void)
251{
Samuel Holland784fcf62022-03-18 00:00:44 -0500252 struct boot_file_head *egon_head = (void *)SPL_ADDR;
253 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
254
Jesse Taubefb7bd332022-02-11 19:32:33 -0500255 /*
256 * On the ARMv5 SoCs, the SPL header in SRAM is overwritten by the
257 * exception vectors in U-Boot proper, so we won't find any
258 * information there. Also the FEL stash is only valid in the SPL,
259 * so we can't use that either. So if this is called from U-Boot
260 * proper, just return MMC0 as a placeholder, for now.
261 */
262 if (IS_ENABLED(CONFIG_MACH_SUNIV) &&
Simon Glass85ed77d2024-09-29 19:49:46 -0600263 !IS_ENABLED(CONFIG_XPL_BUILD))
Jesse Taubefb7bd332022-02-11 19:32:33 -0500264 return SUNXI_BOOTED_FROM_MMC0;
265
Jesse Taubefb7bd332022-02-11 19:32:33 -0500266 if (IS_ENABLED(CONFIG_MACH_SUNIV))
267 return suniv_get_boot_source();
Samuel Holland784fcf62022-03-18 00:00:44 -0500268 if (sunxi_egon_valid(egon_head))
269 return readb(&egon_head->boot_media);
270 if (sunxi_toc0_valid(toc0_info))
271 return readb(&toc0_info->platform[0]);
272
273 /* Not a valid image, so we must have been booted via FEL. */
274 return SUNXI_INVALID_BOOT_SOURCE;
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000275}
276
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100277/* The sunxi internal brom will try to loader external bootloader
278 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100279 */
Maxime Ripard1941be82017-08-23 10:06:30 +0200280uint32_t sunxi_get_boot_device(void)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100281{
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000282 int boot_source = sunxi_get_boot_source();
Hans de Goede6527fa22016-07-09 15:31:47 +0200283
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200284 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200285 * When booting from the SD card or NAND memory, the "eGON.BT0"
286 * signature is expected to be found in memory at the address 0x0004
287 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200288 *
289 * When booting in the FEL mode over USB, this signature is patched in
290 * memory and replaced with something else by the 'fel' tool. This other
291 * signature is selected in such a way, that it can't be present in a
292 * valid bootable SD card image (because the BROM would refuse to
293 * execute the SPL in this case).
294 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200295 * This checks for the signature and if it is not found returns to
296 * the FEL code in the BROM to wait and receive the main u-boot
297 * binary over USB. If it is found, it determines where SPL was
298 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200299 */
Hans de Goede6527fa22016-07-09 15:31:47 +0200300 switch (boot_source) {
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000301 case SUNXI_INVALID_BOOT_SOURCE:
302 return BOOT_DEVICE_BOARD;
Hans de Goede6527fa22016-07-09 15:31:47 +0200303 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara946e9db2018-12-16 02:04:58 +0000304 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200305 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200306 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200307 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200308 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara946e9db2018-12-16 02:04:58 +0000309 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goede6527fa22016-07-09 15:31:47 +0200310 return BOOT_DEVICE_MMC2;
311 case SUNXI_BOOTED_FROM_SPI:
312 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200313 }
314
Hans de Goede6527fa22016-07-09 15:31:47 +0200315 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200316 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100317}
318
Simon Glass85ed77d2024-09-29 19:49:46 -0600319#ifdef CONFIG_XPL_BUILD
Samuel Holland784fcf62022-03-18 00:00:44 -0500320uint32_t sunxi_get_spl_size(void)
Andre Przywarad42cbee2021-01-11 21:11:39 +0100321{
Samuel Holland784fcf62022-03-18 00:00:44 -0500322 struct boot_file_head *egon_head = (void *)SPL_ADDR;
323 struct toc0_main_info *toc0_info = (void *)SPL_ADDR;
324
325 if (sunxi_egon_valid(egon_head))
326 return readl(&egon_head->length);
327 if (sunxi_toc0_valid(toc0_info))
328 return readl(&toc0_info->length);
Andre Przywarad42cbee2021-01-11 21:11:39 +0100329
Samuel Holland784fcf62022-03-18 00:00:44 -0500330 /* Not a valid image, so use the default U-Boot offset. */
331 return 0;
Andre Przywarad42cbee2021-01-11 21:11:39 +0100332}
333
Andre Przywara9ba18e82020-01-10 01:47:32 +0000334/*
335 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
336 * an eMMC device. The boot source has bit 4 set in the latter case.
337 * By adding 120KB to the normal offset when booting from a "high" location
Andre Przywaraf25cec92024-05-10 00:13:16 +0100338 * we can support both cases. The H616 has the alternative location
339 * moved up to 256 KB instead of 128KB, so cater for that, too.
Andre Przywarad42cbee2021-01-11 21:11:39 +0100340 * Also U-Boot proper is located at least 32KB after the SPL, but will
341 * immediately follow the SPL if that is bigger than that.
Andre Przywara9ba18e82020-01-10 01:47:32 +0000342 */
Marek Vasutf9a921e2023-10-16 18:16:12 +0200343unsigned long board_spl_mmc_get_uboot_raw_sector(struct mmc *mmc,
344 unsigned long raw_sect)
Andre Przywara9ba18e82020-01-10 01:47:32 +0000345{
Andre Przywarad42cbee2021-01-11 21:11:39 +0100346 unsigned long spl_size = sunxi_get_spl_size();
347 unsigned long sector;
348
349 sector = max(raw_sect, spl_size / 512);
Andre Przywara9ba18e82020-01-10 01:47:32 +0000350
351 switch (sunxi_get_boot_source()) {
352 case SUNXI_BOOTED_FROM_MMC0_HIGH:
353 case SUNXI_BOOTED_FROM_MMC2_HIGH:
354 sector += (128 - 8) * 2;
Andre Przywaraf25cec92024-05-10 00:13:16 +0100355 if (IS_ENABLED(CONFIG_MACH_SUN50I_H616))
356 sector += 128 * 2;
Andre Przywara9ba18e82020-01-10 01:47:32 +0000357 break;
358 }
359
360 return sector;
361}
362
Maxime Ripard1941be82017-08-23 10:06:30 +0200363u32 spl_boot_device(void)
364{
365 return sunxi_get_boot_device();
366}
367
Andre Przywarab2774292022-01-23 00:28:43 +0000368__weak void sunxi_sram_init(void)
369{
370}
371
Andre Przywarac7175be2021-07-12 11:06:50 +0100372/*
373 * When booting from an eMMC boot partition, the SPL puts the same boot
374 * source code into SRAM A1 as when loading the SPL from the normal
375 * eMMC user data partition: 0x2. So to know where we have been loaded
376 * from, we repeat the BROM algorithm here: checking for a valid eGON boot
377 * image at offset 0 of a (potentially) selected boot partition.
378 * If any of the conditions is not met, it must have been the eMMC user
379 * data partition.
380 */
381static bool sunxi_valid_emmc_boot(struct mmc *mmc)
382{
383 struct blk_desc *bd = mmc_get_blk_desc(mmc);
Simon Glass72cc5382022-10-20 18:22:39 -0600384 u32 *buffer = (void *)(uintptr_t)CONFIG_TEXT_BASE;
Andre Przywarac7175be2021-07-12 11:06:50 +0100385 struct boot_file_head *egon_head = (void *)buffer;
Andre Przywara98d724e2022-11-25 01:38:06 +0000386 struct toc0_main_info *toc0_info = (void *)buffer;
Andre Przywarac7175be2021-07-12 11:06:50 +0100387 int bootpart = EXT_CSD_EXTRACT_BOOT_PART(mmc->part_config);
388 uint32_t spl_size, emmc_checksum, chksum = 0;
389 ulong count;
390
391 /* The BROM requires BOOT_ACK to be enabled. */
392 if (!EXT_CSD_EXTRACT_BOOT_ACK(mmc->part_config))
393 return false;
394
395 /*
396 * The BOOT_BUS_CONDITION register must be 4-bit SDR, with (0x09)
397 * or without (0x01) high speed timings.
398 */
399 if ((mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x01 &&
400 (mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x09)
401 return false;
402
403 /* Partition 0 is the user data partition, bootpart must be 1 or 2. */
Tim Harveya4e78392024-05-31 08:36:33 -0700404 if (bootpart != EMMC_BOOT_PART_BOOT1 && bootpart != EMMC_BOOT_PART_BOOT2)
Andre Przywarac7175be2021-07-12 11:06:50 +0100405 return false;
406
407 /* Failure to switch to the boot partition is fatal. */
408 if (mmc_switch_part(mmc, bootpart))
409 return false;
410
411 /* Read the first block to do some sanity checks on the eGON header. */
412 count = blk_dread(bd, 0, 1, buffer);
Andre Przywara98d724e2022-11-25 01:38:06 +0000413 if (count != 1)
Andre Przywarac7175be2021-07-12 11:06:50 +0100414 return false;
415
Andre Przywara98d724e2022-11-25 01:38:06 +0000416 if (sunxi_egon_valid(egon_head))
417 spl_size = egon_head->length;
418 else if (sunxi_toc0_valid(toc0_info))
419 spl_size = toc0_info->length;
420 else
421 return false;
422
Andre Przywarac7175be2021-07-12 11:06:50 +0100423 /* Read the rest of the SPL now we know it's halfway sane. */
Andre Przywarac7175be2021-07-12 11:06:50 +0100424 count = blk_dread(bd, 1, DIV_ROUND_UP(spl_size, bd->blksz) - 1,
425 buffer + bd->blksz / 4);
426
427 /* Save the checksum and replace it with the "stamp value". */
428 emmc_checksum = buffer[3];
429 buffer[3] = 0x5f0a6c39;
430
431 /* The checksum is a simple ignore-carry addition of all words. */
432 for (count = 0; count < spl_size / 4; count++)
433 chksum += buffer[count];
434
435 debug("eMMC boot part SPL checksum: stored: 0x%08x, computed: 0x%08x\n",
436 emmc_checksum, chksum);
437
438 return emmc_checksum == chksum;
439}
440
441u32 spl_mmc_boot_mode(struct mmc *mmc, const u32 boot_device)
442{
443 static u32 result = ~0;
444
445 if (result != ~0)
446 return result;
447
448 result = MMCSD_MODE_RAW;
449 if (!IS_SD(mmc) && IS_ENABLED(CONFIG_SUPPORT_EMMC_BOOT)) {
450 if (sunxi_valid_emmc_boot(mmc))
451 result = MMCSD_MODE_EMMCBOOT;
452 else
453 mmc_switch_part(mmc, 0);
454 }
455
456 debug("%s(): %s part\n", __func__,
457 result == MMCSD_MODE_RAW ? "user" : "boot");
458
459 return result;
460}
461
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100462void board_init_f(ulong dummy)
463{
Andre Przywarab2774292022-01-23 00:28:43 +0000464 sunxi_sram_init();
465
Andre Przywarae2c133d2022-01-22 10:05:12 +0000466 /* Enable non-secure access to some peripherals */
467 tzpc_init();
Andre Przywarae2c133d2022-01-22 10:05:12 +0000468
469 clock_init();
470 timer_init();
471 gpio_init();
Andre Przywarae2c133d2022-01-22 10:05:12 +0000472
Hans de Goede76fa0b22015-09-13 12:31:24 +0200473 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700474 preloader_console_init();
475
Samuel Holland35e9f632021-10-08 00:17:17 -0500476#if CONFIG_IS_ENABLED(I2C) && CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Simon Glass87356822014-12-23 12:04:52 -0700477 /* Needed early by sunxi_board_init if PMU is enabled */
Andre Przywarae2c133d2022-01-22 10:05:12 +0000478 i2c_init_board();
Simon Glass87356822014-12-23 12:04:52 -0700479 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
480#endif
481 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700482}
Simon Glass85ed77d2024-09-29 19:49:46 -0600483#endif /* CONFIG_XPL_BUILD */
Ian Campbell6efe3692014-05-05 11:52:26 +0100484
Samuel Holland01477b32021-11-03 22:55:15 -0500485#if !CONFIG_IS_ENABLED(SYSRESET)
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100486void reset_cpu(void)
Ian Campbell6efe3692014-05-05 11:52:26 +0100487{
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800488#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goede1374e892014-06-09 11:36:56 +0200489 static const struct sunxi_wdog *wdog =
490 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
491
492 /* Set the watchdog for its shortest interval (.5s) and wait */
493 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
494 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200495
496 while (1) {
497 /* sun5i sometimes gets stuck without this */
498 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
499 }
Andre Przywara068962b2022-10-05 17:54:19 +0100500#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) || defined(CONFIG_SUNXI_GEN_NCAT2)
Clément Péron33445442019-04-17 19:41:05 +0200501#if defined(CONFIG_MACH_SUN50I_H6)
502 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
503 static const struct sunxi_wdog *wdog =
504 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
505#else
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800506 static const struct sunxi_wdog *wdog =
Clément Péron33445442019-04-17 19:41:05 +0200507 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
508#endif
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800509 /* Set the watchdog for its shortest interval (.5s) and wait */
510 writel(WDT_CFG_RESET, &wdog->cfg);
511 writel(WDT_MODE_EN, &wdog->mode);
512 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200513 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800514#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100515}
Andre Przywaraa9aab242022-11-28 00:02:56 +0000516#endif /* CONFIG_SYSRESET */
Ian Campbell6efe3692014-05-05 11:52:26 +0100517
Icenowy Zheng96b82b62022-10-13 21:26:44 +0800518#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && defined(CONFIG_CPU_V7A)
Ian Campbell6efe3692014-05-05 11:52:26 +0100519void enable_caches(void)
520{
521 /* Enable D-cache. I-cache is already enabled in start.S */
522 dcache_enable();
523}
524#endif