blob: bd4b528d03f7a18c1f35b2490dd0c389da82a750 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Joe Hammanccefae42007-12-13 06:45:08 -06002/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04003 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
4 *
Joe Hammanccefae42007-12-13 06:45:08 -06005 * Copyright 2007 Embedded Specialties, Inc.
6 *
7 * Copyright 2004, 2007 Freescale Semiconductor.
8 *
9 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Joe Hammanccefae42007-12-13 06:45:08 -060010 */
11
12#include <common.h>
Simon Glass18afe102019-11-14 12:57:47 -070013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
Joe Hammanccefae42007-12-13 06:45:08 -060016#include <pci.h>
17#include <asm/processor.h>
18#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050019#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070020#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060021#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060022#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040023#include <netdev.h>
24#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060025#include <miiphy.h>
Simon Glassdbd79542020-05-10 11:40:11 -060026#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090027#include <linux/libfdt.h>
Joe Hammanccefae42007-12-13 06:45:08 -060028#include <fdt_support.h>
29
Joe Hammanccefae42007-12-13 06:45:08 -060030void local_bus_init(void);
Joe Hammanccefae42007-12-13 06:45:08 -060031
32int board_early_init_f (void)
33{
34 return 0;
35}
36
37int checkboard (void)
38{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
40 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060041
42 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040043 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060044
45 /*
46 * Initialize local bus.
47 */
48 local_bus_init ();
49
Paul Gortmaker534e3022009-09-20 20:36:03 -040050 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
51 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060052 return 0;
53}
54
Joe Hammanccefae42007-12-13 06:45:08 -060055/*
56 * Initialize Local Bus
57 */
58void
59local_bus_init(void)
60{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050062 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -060063
Paul Gortmakerf5774222011-12-30 23:53:13 -050064 uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
Joe Hammanccefae42007-12-13 06:45:08 -060065 sys_info_t sysinfo;
66
67 get_sys_info(&sysinfo);
Paul Gortmakerf5774222011-12-30 23:53:13 -050068
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053069 lbc_mhz = sysinfo.freq_localbus / 1000000;
70 clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
Paul Gortmakerf5774222011-12-30 23:53:13 -050071
72 debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
Joe Hammanccefae42007-12-13 06:45:08 -060073
Paul Gortmaker534e3022009-09-20 20:36:03 -040074 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -060075 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040076 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060077 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040078 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060079 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040080 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060081 }
82
Paul Gortmakerf5774222011-12-30 23:53:13 -050083 /*
84 * Local Bus Clock > 83.3 MHz. According to timing
85 * specifications set LCRR[EADC] to 2 delay cycles.
86 */
87 if (lbc_mhz > 83) {
88 lcrr &= ~LCRR_EADC;
89 lcrr |= LCRR_EADC_2;
90 }
91
92 /*
93 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
94 * disable PLL bypass for Local Bus Clock > 83 MHz.
95 */
96 if (lbc_mhz >= 66)
97 lcrr &= (~LCRR_DBYP); /* DLL Enabled */
Joe Hammanccefae42007-12-13 06:45:08 -060098
Paul Gortmakerf5774222011-12-30 23:53:13 -050099 else
100 lcrr |= LCRR_DBYP; /* DLL Bypass */
101
102 out_be32(&lbc->lcrr, lcrr);
Joe Hammanccefae42007-12-13 06:45:08 -0600103 asm("sync;isync;msync");
104
Paul Gortmakerf5774222011-12-30 23:53:13 -0500105 /*
106 * According to MPC8548ERMAD Rev.1.3 read back LCRR
107 * and terminate with isync
108 */
109 lcrr = in_be32(&lbc->lcrr);
110 asm ("isync;");
111
112 /* let DLL stabilize */
113 udelay(500);
114
Paul Gortmaker534e3022009-09-20 20:36:03 -0400115 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
116 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600117}
118
119/*
120 * Initialize SDRAM memory on the Local Bus.
121 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600122void lbc_sdram_init(void)
Joe Hammanccefae42007-12-13 06:45:08 -0600123{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400124#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600125
126 uint idx;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500127 const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500128 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500130 uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
Joe Hammanccefae42007-12-13 06:45:08 -0600131
132 puts(" SDRAM: ");
133
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500134 print_size(size, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600135
136 /*
137 * Setup SDRAM Base and Option Registers
138 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500139 set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
140 set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
141 set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
142 set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400143
Paul Gortmaker534e3022009-09-20 20:36:03 -0400144 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600145 asm("msync");
146
Paul Gortmaker534e3022009-09-20 20:36:03 -0400147 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
148 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600149 asm("msync");
150
151 /*
Joe Hammanccefae42007-12-13 06:45:08 -0600152 * Issue PRECHARGE ALL command.
153 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500154 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600155 asm("sync;msync");
156 *sdram_addr = 0xff;
157 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500158 *sdram_addr2 = 0xff;
159 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600160 udelay(100);
161
162 /*
163 * Issue 8 AUTO REFRESH commands.
164 */
165 for (idx = 0; idx < 8; idx++) {
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500166 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600167 asm("sync;msync");
168 *sdram_addr = 0xff;
169 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500170 *sdram_addr2 = 0xff;
171 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600172 udelay(100);
173 }
174
175 /*
176 * Issue 8 MODE-set command.
177 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500178 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600179 asm("sync;msync");
180 *sdram_addr = 0xff;
181 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500182 *sdram_addr2 = 0xff;
183 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600184 udelay(100);
185
186 /*
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500187 * Issue RFEN command.
Joe Hammanccefae42007-12-13 06:45:08 -0600188 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500189 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
Joe Hammanccefae42007-12-13 06:45:08 -0600190 asm("sync;msync");
191 *sdram_addr = 0xff;
192 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500193 *sdram_addr2 = 0xff;
194 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600195 udelay(200); /* Overkill. Must wait > 200 bus cycles */
196
197#endif /* enable SDRAM init */
198}
199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600201int
202testdram(void)
203{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
205 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600206 uint *p;
207
208 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209 CONFIG_SYS_MEMTEST_START,
210 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600211
212 printf("DRAM test phase 1:\n");
213 for (p = pstart; p < pend; p++)
214 *p = 0xaaaaaaaa;
215
216 for (p = pstart; p < pend; p++) {
217 if (*p != 0xaaaaaaaa) {
218 printf ("DRAM test fails at: %08x\n", (uint) p);
219 return 1;
220 }
221 }
222
223 printf("DRAM test phase 2:\n");
224 for (p = pstart; p < pend; p++)
225 *p = 0x55555555;
226
227 for (p = pstart; p < pend; p++) {
228 if (*p != 0x55555555) {
229 printf ("DRAM test fails at: %08x\n", (uint) p);
230 return 1;
231 }
232 }
233
234 printf("DRAM test passed.\n");
235 return 0;
236}
237#endif
238
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400239#ifdef CONFIG_PCI1
240static struct pci_controller pci1_hose;
241#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600242
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400243#ifdef CONFIG_PCI
Joe Hammanccefae42007-12-13 06:45:08 -0600244void
245pci_init_board(void)
246{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400248 int first_free_busno = 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600249
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400250#ifdef CONFIG_PCI1
Kumar Gala488ec022010-12-17 10:30:44 -0600251 struct fsl_pci_info pci_info;
252 u32 devdisr = in_be32(&gur->devdisr);
253 u32 pordevsr = in_be32(&gur->pordevsr);
254 u32 porpllsr = in_be32(&gur->porpllsr);
255
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400256 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
257 uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
258 uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
259 uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
260 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
261
Peter Tyser2b91f712010-10-29 17:59:24 -0500262 printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600263 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400264 (pci_speed == 33000000) ? "33" :
265 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600266 pci_clk_sel ? "sync" : "async",
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400267 pci_arb ? "arbiter" : "external-arbiter");
Joe Hammanccefae42007-12-13 06:45:08 -0600268
Kumar Gala488ec022010-12-17 10:30:44 -0600269 SET_STD_PCI_INFO(pci_info, 1);
270 set_next_law(pci_info.mem_phys,
271 law_size_bits(pci_info.mem_size), pci_info.law);
272 set_next_law(pci_info.io_phys,
273 law_size_bits(pci_info.io_size), pci_info.law);
274
275 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab83ff072009-11-04 01:29:04 -0600276 &pci1_hose, first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600277 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500278 printf("PCI: disabled\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600279 }
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400280
281 puts("\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600282#else
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400283 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Joe Hammanccefae42007-12-13 06:45:08 -0600284#endif
285
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400286 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600287
Kumar Gala488ec022010-12-17 10:30:44 -0600288 fsl_pcie_init_board(first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600289}
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400290#endif
Joe Hammanccefae42007-12-13 06:45:08 -0600291
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900292int board_eth_init(struct bd_info *bis)
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400293{
294 tsec_standard_init(bis);
295 pci_eth_init(bis);
296 return 0; /* otherwise cpu_eth_init gets run */
297}
298
Joe Hammanccefae42007-12-13 06:45:08 -0600299int last_stage_init(void)
300{
301 return 0;
302}
303
304#if defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900305int ft_board_setup(void *blob, struct bd_info *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500306{
307 ft_cpu_setup(blob, bd);
Kumar Galad0f27d32010-07-08 22:37:44 -0500308
309#ifdef CONFIG_FSL_PCI_INIT
310 FT_FSL_PCI_SETUP;
Joe Hammanccefae42007-12-13 06:45:08 -0600311#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600312
313 return 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600314}
315#endif