blob: c0e14cd5aa426d24ad568c99c96c7d57aba96b12 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Joe Hammanccefae42007-12-13 06:45:08 -06002/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04003 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
4 *
Joe Hammanccefae42007-12-13 06:45:08 -06005 * Copyright 2007 Embedded Specialties, Inc.
6 *
7 * Copyright 2004, 2007 Freescale Semiconductor.
8 *
9 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Joe Hammanccefae42007-12-13 06:45:08 -060010 */
11
12#include <common.h>
Simon Glass18afe102019-11-14 12:57:47 -070013#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <net.h>
Joe Hammanccefae42007-12-13 06:45:08 -060015#include <pci.h>
16#include <asm/processor.h>
17#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050018#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070019#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060020#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060021#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040022#include <netdev.h>
23#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060024#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090025#include <linux/libfdt.h>
Joe Hammanccefae42007-12-13 06:45:08 -060026#include <fdt_support.h>
27
Joe Hammanccefae42007-12-13 06:45:08 -060028void local_bus_init(void);
Joe Hammanccefae42007-12-13 06:45:08 -060029
30int board_early_init_f (void)
31{
32 return 0;
33}
34
35int checkboard (void)
36{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
38 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060039
40 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040041 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060042
43 /*
44 * Initialize local bus.
45 */
46 local_bus_init ();
47
Paul Gortmaker534e3022009-09-20 20:36:03 -040048 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
49 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060050 return 0;
51}
52
Joe Hammanccefae42007-12-13 06:45:08 -060053/*
54 * Initialize Local Bus
55 */
56void
57local_bus_init(void)
58{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050060 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -060061
Paul Gortmakerf5774222011-12-30 23:53:13 -050062 uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
Joe Hammanccefae42007-12-13 06:45:08 -060063 sys_info_t sysinfo;
64
65 get_sys_info(&sysinfo);
Paul Gortmakerf5774222011-12-30 23:53:13 -050066
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053067 lbc_mhz = sysinfo.freq_localbus / 1000000;
68 clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
Paul Gortmakerf5774222011-12-30 23:53:13 -050069
70 debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
Joe Hammanccefae42007-12-13 06:45:08 -060071
Paul Gortmaker534e3022009-09-20 20:36:03 -040072 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -060073 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040074 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060075 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040076 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060077 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040078 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060079 }
80
Paul Gortmakerf5774222011-12-30 23:53:13 -050081 /*
82 * Local Bus Clock > 83.3 MHz. According to timing
83 * specifications set LCRR[EADC] to 2 delay cycles.
84 */
85 if (lbc_mhz > 83) {
86 lcrr &= ~LCRR_EADC;
87 lcrr |= LCRR_EADC_2;
88 }
89
90 /*
91 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
92 * disable PLL bypass for Local Bus Clock > 83 MHz.
93 */
94 if (lbc_mhz >= 66)
95 lcrr &= (~LCRR_DBYP); /* DLL Enabled */
Joe Hammanccefae42007-12-13 06:45:08 -060096
Paul Gortmakerf5774222011-12-30 23:53:13 -050097 else
98 lcrr |= LCRR_DBYP; /* DLL Bypass */
99
100 out_be32(&lbc->lcrr, lcrr);
Joe Hammanccefae42007-12-13 06:45:08 -0600101 asm("sync;isync;msync");
102
Paul Gortmakerf5774222011-12-30 23:53:13 -0500103 /*
104 * According to MPC8548ERMAD Rev.1.3 read back LCRR
105 * and terminate with isync
106 */
107 lcrr = in_be32(&lbc->lcrr);
108 asm ("isync;");
109
110 /* let DLL stabilize */
111 udelay(500);
112
Paul Gortmaker534e3022009-09-20 20:36:03 -0400113 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
114 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600115}
116
117/*
118 * Initialize SDRAM memory on the Local Bus.
119 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600120void lbc_sdram_init(void)
Joe Hammanccefae42007-12-13 06:45:08 -0600121{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400122#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600123
124 uint idx;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500125 const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500126 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500128 uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
Joe Hammanccefae42007-12-13 06:45:08 -0600129
130 puts(" SDRAM: ");
131
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500132 print_size(size, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600133
134 /*
135 * Setup SDRAM Base and Option Registers
136 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500137 set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
138 set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
139 set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
140 set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400141
Paul Gortmaker534e3022009-09-20 20:36:03 -0400142 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600143 asm("msync");
144
Paul Gortmaker534e3022009-09-20 20:36:03 -0400145 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
146 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600147 asm("msync");
148
149 /*
Joe Hammanccefae42007-12-13 06:45:08 -0600150 * Issue PRECHARGE ALL command.
151 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500152 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600153 asm("sync;msync");
154 *sdram_addr = 0xff;
155 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500156 *sdram_addr2 = 0xff;
157 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600158 udelay(100);
159
160 /*
161 * Issue 8 AUTO REFRESH commands.
162 */
163 for (idx = 0; idx < 8; idx++) {
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500164 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600165 asm("sync;msync");
166 *sdram_addr = 0xff;
167 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500168 *sdram_addr2 = 0xff;
169 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600170 udelay(100);
171 }
172
173 /*
174 * Issue 8 MODE-set command.
175 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500176 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600177 asm("sync;msync");
178 *sdram_addr = 0xff;
179 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500180 *sdram_addr2 = 0xff;
181 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600182 udelay(100);
183
184 /*
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500185 * Issue RFEN command.
Joe Hammanccefae42007-12-13 06:45:08 -0600186 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500187 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
Joe Hammanccefae42007-12-13 06:45:08 -0600188 asm("sync;msync");
189 *sdram_addr = 0xff;
190 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500191 *sdram_addr2 = 0xff;
192 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600193 udelay(200); /* Overkill. Must wait > 200 bus cycles */
194
195#endif /* enable SDRAM init */
196}
197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600199int
200testdram(void)
201{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
203 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600204 uint *p;
205
206 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207 CONFIG_SYS_MEMTEST_START,
208 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600209
210 printf("DRAM test phase 1:\n");
211 for (p = pstart; p < pend; p++)
212 *p = 0xaaaaaaaa;
213
214 for (p = pstart; p < pend; p++) {
215 if (*p != 0xaaaaaaaa) {
216 printf ("DRAM test fails at: %08x\n", (uint) p);
217 return 1;
218 }
219 }
220
221 printf("DRAM test phase 2:\n");
222 for (p = pstart; p < pend; p++)
223 *p = 0x55555555;
224
225 for (p = pstart; p < pend; p++) {
226 if (*p != 0x55555555) {
227 printf ("DRAM test fails at: %08x\n", (uint) p);
228 return 1;
229 }
230 }
231
232 printf("DRAM test passed.\n");
233 return 0;
234}
235#endif
236
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400237#ifdef CONFIG_PCI1
238static struct pci_controller pci1_hose;
239#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600240
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400241#ifdef CONFIG_PCI
Joe Hammanccefae42007-12-13 06:45:08 -0600242void
243pci_init_board(void)
244{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400246 int first_free_busno = 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600247
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400248#ifdef CONFIG_PCI1
Kumar Gala488ec022010-12-17 10:30:44 -0600249 struct fsl_pci_info pci_info;
250 u32 devdisr = in_be32(&gur->devdisr);
251 u32 pordevsr = in_be32(&gur->pordevsr);
252 u32 porpllsr = in_be32(&gur->porpllsr);
253
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400254 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
255 uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
256 uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
257 uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
258 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
259
Peter Tyser2b91f712010-10-29 17:59:24 -0500260 printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600261 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400262 (pci_speed == 33000000) ? "33" :
263 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600264 pci_clk_sel ? "sync" : "async",
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400265 pci_arb ? "arbiter" : "external-arbiter");
Joe Hammanccefae42007-12-13 06:45:08 -0600266
Kumar Gala488ec022010-12-17 10:30:44 -0600267 SET_STD_PCI_INFO(pci_info, 1);
268 set_next_law(pci_info.mem_phys,
269 law_size_bits(pci_info.mem_size), pci_info.law);
270 set_next_law(pci_info.io_phys,
271 law_size_bits(pci_info.io_size), pci_info.law);
272
273 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab83ff072009-11-04 01:29:04 -0600274 &pci1_hose, first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600275 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500276 printf("PCI: disabled\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600277 }
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400278
279 puts("\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600280#else
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400281 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Joe Hammanccefae42007-12-13 06:45:08 -0600282#endif
283
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400284 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600285
Kumar Gala488ec022010-12-17 10:30:44 -0600286 fsl_pcie_init_board(first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600287}
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400288#endif
Joe Hammanccefae42007-12-13 06:45:08 -0600289
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400290int board_eth_init(bd_t *bis)
291{
292 tsec_standard_init(bis);
293 pci_eth_init(bis);
294 return 0; /* otherwise cpu_eth_init gets run */
295}
296
Joe Hammanccefae42007-12-13 06:45:08 -0600297int last_stage_init(void)
298{
299 return 0;
300}
301
302#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600303int ft_board_setup(void *blob, bd_t *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500304{
305 ft_cpu_setup(blob, bd);
Kumar Galad0f27d32010-07-08 22:37:44 -0500306
307#ifdef CONFIG_FSL_PCI_INIT
308 FT_FSL_PCI_SETUP;
Joe Hammanccefae42007-12-13 06:45:08 -0600309#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600310
311 return 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600312}
313#endif