blob: 0c36ded86275feb7333252ab86fbf4ec9e05a169 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Joe Hammanccefae42007-12-13 06:45:08 -06002/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04003 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
4 *
Joe Hammanccefae42007-12-13 06:45:08 -06005 * Copyright 2007 Embedded Specialties, Inc.
6 *
7 * Copyright 2004, 2007 Freescale Semiconductor.
8 *
9 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Joe Hammanccefae42007-12-13 06:45:08 -060010 */
11
12#include <common.h>
13#include <pci.h>
14#include <asm/processor.h>
15#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050016#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070017#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060018#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060019#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040020#include <netdev.h>
21#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060022#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090023#include <linux/libfdt.h>
Joe Hammanccefae42007-12-13 06:45:08 -060024#include <fdt_support.h>
25
Joe Hammanccefae42007-12-13 06:45:08 -060026void local_bus_init(void);
Joe Hammanccefae42007-12-13 06:45:08 -060027
28int board_early_init_f (void)
29{
30 return 0;
31}
32
33int checkboard (void)
34{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
36 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060037
38 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040039 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060040
41 /*
42 * Initialize local bus.
43 */
44 local_bus_init ();
45
Paul Gortmaker534e3022009-09-20 20:36:03 -040046 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
47 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060048 return 0;
49}
50
Joe Hammanccefae42007-12-13 06:45:08 -060051/*
52 * Initialize Local Bus
53 */
54void
55local_bus_init(void)
56{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050058 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -060059
Paul Gortmakerf5774222011-12-30 23:53:13 -050060 uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
Joe Hammanccefae42007-12-13 06:45:08 -060061 sys_info_t sysinfo;
62
63 get_sys_info(&sysinfo);
Paul Gortmakerf5774222011-12-30 23:53:13 -050064
Prabhakar Kushwahad1698082013-08-16 14:52:26 +053065 lbc_mhz = sysinfo.freq_localbus / 1000000;
66 clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
Paul Gortmakerf5774222011-12-30 23:53:13 -050067
68 debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
Joe Hammanccefae42007-12-13 06:45:08 -060069
Paul Gortmaker534e3022009-09-20 20:36:03 -040070 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -060071 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040072 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060073 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040074 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060075 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -040076 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -060077 }
78
Paul Gortmakerf5774222011-12-30 23:53:13 -050079 /*
80 * Local Bus Clock > 83.3 MHz. According to timing
81 * specifications set LCRR[EADC] to 2 delay cycles.
82 */
83 if (lbc_mhz > 83) {
84 lcrr &= ~LCRR_EADC;
85 lcrr |= LCRR_EADC_2;
86 }
87
88 /*
89 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
90 * disable PLL bypass for Local Bus Clock > 83 MHz.
91 */
92 if (lbc_mhz >= 66)
93 lcrr &= (~LCRR_DBYP); /* DLL Enabled */
Joe Hammanccefae42007-12-13 06:45:08 -060094
Paul Gortmakerf5774222011-12-30 23:53:13 -050095 else
96 lcrr |= LCRR_DBYP; /* DLL Bypass */
97
98 out_be32(&lbc->lcrr, lcrr);
Joe Hammanccefae42007-12-13 06:45:08 -060099 asm("sync;isync;msync");
100
Paul Gortmakerf5774222011-12-30 23:53:13 -0500101 /*
102 * According to MPC8548ERMAD Rev.1.3 read back LCRR
103 * and terminate with isync
104 */
105 lcrr = in_be32(&lbc->lcrr);
106 asm ("isync;");
107
108 /* let DLL stabilize */
109 udelay(500);
110
Paul Gortmaker534e3022009-09-20 20:36:03 -0400111 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
112 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600113}
114
115/*
116 * Initialize SDRAM memory on the Local Bus.
117 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600118void lbc_sdram_init(void)
Joe Hammanccefae42007-12-13 06:45:08 -0600119{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400120#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600121
122 uint idx;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500123 const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500124 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500126 uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
Joe Hammanccefae42007-12-13 06:45:08 -0600127
128 puts(" SDRAM: ");
129
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500130 print_size(size, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600131
132 /*
133 * Setup SDRAM Base and Option Registers
134 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500135 set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
136 set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
137 set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
138 set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400139
Paul Gortmaker534e3022009-09-20 20:36:03 -0400140 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600141 asm("msync");
142
Paul Gortmaker534e3022009-09-20 20:36:03 -0400143 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
144 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600145 asm("msync");
146
147 /*
Joe Hammanccefae42007-12-13 06:45:08 -0600148 * Issue PRECHARGE ALL command.
149 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500150 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600151 asm("sync;msync");
152 *sdram_addr = 0xff;
153 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500154 *sdram_addr2 = 0xff;
155 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600156 udelay(100);
157
158 /*
159 * Issue 8 AUTO REFRESH commands.
160 */
161 for (idx = 0; idx < 8; idx++) {
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500162 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600163 asm("sync;msync");
164 *sdram_addr = 0xff;
165 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500166 *sdram_addr2 = 0xff;
167 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600168 udelay(100);
169 }
170
171 /*
172 * Issue 8 MODE-set command.
173 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500174 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600175 asm("sync;msync");
176 *sdram_addr = 0xff;
177 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500178 *sdram_addr2 = 0xff;
179 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600180 udelay(100);
181
182 /*
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500183 * Issue RFEN command.
Joe Hammanccefae42007-12-13 06:45:08 -0600184 */
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500185 out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
Joe Hammanccefae42007-12-13 06:45:08 -0600186 asm("sync;msync");
187 *sdram_addr = 0xff;
188 ppcDcbf((unsigned long) sdram_addr);
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500189 *sdram_addr2 = 0xff;
190 ppcDcbf((unsigned long) sdram_addr2);
Joe Hammanccefae42007-12-13 06:45:08 -0600191 udelay(200); /* Overkill. Must wait > 200 bus cycles */
192
193#endif /* enable SDRAM init */
194}
195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600197int
198testdram(void)
199{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
201 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600202 uint *p;
203
204 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205 CONFIG_SYS_MEMTEST_START,
206 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600207
208 printf("DRAM test phase 1:\n");
209 for (p = pstart; p < pend; p++)
210 *p = 0xaaaaaaaa;
211
212 for (p = pstart; p < pend; p++) {
213 if (*p != 0xaaaaaaaa) {
214 printf ("DRAM test fails at: %08x\n", (uint) p);
215 return 1;
216 }
217 }
218
219 printf("DRAM test phase 2:\n");
220 for (p = pstart; p < pend; p++)
221 *p = 0x55555555;
222
223 for (p = pstart; p < pend; p++) {
224 if (*p != 0x55555555) {
225 printf ("DRAM test fails at: %08x\n", (uint) p);
226 return 1;
227 }
228 }
229
230 printf("DRAM test passed.\n");
231 return 0;
232}
233#endif
234
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400235#ifdef CONFIG_PCI1
236static struct pci_controller pci1_hose;
237#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600238
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400239#ifdef CONFIG_PCI
Joe Hammanccefae42007-12-13 06:45:08 -0600240void
241pci_init_board(void)
242{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400244 int first_free_busno = 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600245
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400246#ifdef CONFIG_PCI1
Kumar Gala488ec022010-12-17 10:30:44 -0600247 struct fsl_pci_info pci_info;
248 u32 devdisr = in_be32(&gur->devdisr);
249 u32 pordevsr = in_be32(&gur->pordevsr);
250 u32 porpllsr = in_be32(&gur->porpllsr);
251
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400252 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
253 uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
254 uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
255 uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
256 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
257
Peter Tyser2b91f712010-10-29 17:59:24 -0500258 printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600259 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400260 (pci_speed == 33000000) ? "33" :
261 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600262 pci_clk_sel ? "sync" : "async",
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400263 pci_arb ? "arbiter" : "external-arbiter");
Joe Hammanccefae42007-12-13 06:45:08 -0600264
Kumar Gala488ec022010-12-17 10:30:44 -0600265 SET_STD_PCI_INFO(pci_info, 1);
266 set_next_law(pci_info.mem_phys,
267 law_size_bits(pci_info.mem_size), pci_info.law);
268 set_next_law(pci_info.io_phys,
269 law_size_bits(pci_info.io_size), pci_info.law);
270
271 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galab83ff072009-11-04 01:29:04 -0600272 &pci1_hose, first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600273 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500274 printf("PCI: disabled\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600275 }
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400276
277 puts("\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600278#else
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400279 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Joe Hammanccefae42007-12-13 06:45:08 -0600280#endif
281
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400282 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600283
Kumar Gala488ec022010-12-17 10:30:44 -0600284 fsl_pcie_init_board(first_free_busno);
Joe Hammanccefae42007-12-13 06:45:08 -0600285}
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400286#endif
Joe Hammanccefae42007-12-13 06:45:08 -0600287
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400288int board_eth_init(bd_t *bis)
289{
290 tsec_standard_init(bis);
291 pci_eth_init(bis);
292 return 0; /* otherwise cpu_eth_init gets run */
293}
294
Joe Hammanccefae42007-12-13 06:45:08 -0600295int last_stage_init(void)
296{
297 return 0;
298}
299
300#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600301int ft_board_setup(void *blob, bd_t *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500302{
303 ft_cpu_setup(blob, bd);
Kumar Galad0f27d32010-07-08 22:37:44 -0500304
305#ifdef CONFIG_FSL_PCI_INIT
306 FT_FSL_PCI_SETUP;
Joe Hammanccefae42007-12-13 06:45:08 -0600307#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600308
309 return 0;
Joe Hammanccefae42007-12-13 06:45:08 -0600310}
311#endif