blob: f4bfd925af6948b33750c520e0f81abcae1e487d [file] [log] [blame]
Joe Hammanccefae42007-12-13 06:45:08 -06001/*
Paul Gortmakerf2479532009-09-18 19:08:46 -04002 * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3 *
Joe Hammanccefae42007-12-13 06:45:08 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 *
6 * Copyright 2004, 2007 Freescale Semiconductor.
7 *
8 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <pci.h>
31#include <asm/processor.h>
32#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050033#include <asm/fsl_pci.h>
Kumar Galaf9902002008-08-26 23:15:28 -050034#include <asm/fsl_ddr_sdram.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060035#include <spd_sdram.h>
Paul Gortmaker68ca8e82009-09-18 19:08:44 -040036#include <netdev.h>
37#include <tsec.h>
Joe Hammanccefae42007-12-13 06:45:08 -060038#include <miiphy.h>
39#include <libfdt.h>
40#include <fdt_support.h>
41
Joe Hammanccefae42007-12-13 06:45:08 -060042DECLARE_GLOBAL_DATA_PTR;
43
Joe Hammanccefae42007-12-13 06:45:08 -060044void local_bus_init(void);
45void sdram_init(void);
46long int fixed_sdram (void);
47
48int board_early_init_f (void)
49{
50 return 0;
51}
52
53int checkboard (void)
54{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
56 volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
Joe Hammanccefae42007-12-13 06:45:08 -060057
58 printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
Paul Gortmaker534e3022009-09-20 20:36:03 -040059 in_8(rev) >> 4);
Joe Hammanccefae42007-12-13 06:45:08 -060060
61 /*
62 * Initialize local bus.
63 */
64 local_bus_init ();
65
Paul Gortmaker534e3022009-09-20 20:36:03 -040066 out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
67 out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
Joe Hammanccefae42007-12-13 06:45:08 -060068 return 0;
69}
70
Becky Brucebd99ae72008-06-09 16:03:40 -050071phys_size_t
Joe Hammanccefae42007-12-13 06:45:08 -060072initdram(int board_type)
73{
74 long dram_size = 0;
75
76 puts("Initializing\n");
77
78#if defined(CONFIG_DDR_DLL)
79 {
80 /*
81 * Work around to stabilize DDR DLL MSYNC_IN.
82 * Errata DDR9 seems to have been fixed.
83 * This is now the workaround for Errata DDR11:
84 * Override DLL = 1, Course Adj = 1, Tap Select = 0
85 */
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Joe Hammanccefae42007-12-13 06:45:08 -060088
Paul Gortmaker534e3022009-09-20 20:36:03 -040089 out_be32(&gur->ddrdllcr, 0x81000000);
Joe Hammanccefae42007-12-13 06:45:08 -060090 asm("sync;isync;msync");
91 udelay(200);
92 }
93#endif
94
95#if defined(CONFIG_SPD_EEPROM)
Kumar Galaf9902002008-08-26 23:15:28 -050096 dram_size = fsl_ddr_sdram();
97 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
98 dram_size *= 0x100000;
Joe Hammanccefae42007-12-13 06:45:08 -060099#else
100 dram_size = fixed_sdram ();
101#endif
102
Joe Hammanccefae42007-12-13 06:45:08 -0600103 /*
104 * SDRAM Initialization
105 */
106 sdram_init();
107
108 puts(" DDR: ");
109 return dram_size;
110}
111
112/*
113 * Initialize Local Bus
114 */
115void
116local_bus_init(void)
117{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
119 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Joe Hammanccefae42007-12-13 06:45:08 -0600120
121 uint clkdiv;
122 uint lbc_hz;
123 sys_info_t sysinfo;
124
125 get_sys_info(&sysinfo);
Paul Gortmaker534e3022009-09-20 20:36:03 -0400126 clkdiv = (in_be32(&lbc->lcrr) & LCRR_CLKDIV) * 2;
Joe Hammanccefae42007-12-13 06:45:08 -0600127 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
128
Paul Gortmaker534e3022009-09-20 20:36:03 -0400129 out_be32(&gur->lbiuiplldcr1, 0x00078080);
Joe Hammanccefae42007-12-13 06:45:08 -0600130 if (clkdiv == 16) {
Paul Gortmaker534e3022009-09-20 20:36:03 -0400131 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -0600132 } else if (clkdiv == 8) {
Paul Gortmaker534e3022009-09-20 20:36:03 -0400133 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -0600134 } else if (clkdiv == 4) {
Paul Gortmaker534e3022009-09-20 20:36:03 -0400135 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
Joe Hammanccefae42007-12-13 06:45:08 -0600136 }
137
Paul Gortmaker534e3022009-09-20 20:36:03 -0400138 setbits_be32(&lbc->lcrr, 0x00030000);
Joe Hammanccefae42007-12-13 06:45:08 -0600139
140 asm("sync;isync;msync");
141
Paul Gortmaker534e3022009-09-20 20:36:03 -0400142 out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
143 out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
Joe Hammanccefae42007-12-13 06:45:08 -0600144}
145
146/*
147 * Initialize SDRAM memory on the Local Bus.
148 */
149void
150sdram_init(void)
151{
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400152#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
Joe Hammanccefae42007-12-13 06:45:08 -0600153
154 uint idx;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
156 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Joe Hammanccefae42007-12-13 06:45:08 -0600157 uint lsdmr_common;
158
159 puts(" SDRAM: ");
160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161 print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
Joe Hammanccefae42007-12-13 06:45:08 -0600162
163 /*
164 * Setup SDRAM Base and Option Registers
165 */
Paul Gortmaker534e3022009-09-20 20:36:03 -0400166 out_be32(&lbc->or3, CONFIG_SYS_OR3_PRELIM);
Joe Hammanccefae42007-12-13 06:45:08 -0600167 asm("msync");
168
Paul Gortmaker534e3022009-09-20 20:36:03 -0400169 out_be32(&lbc->br3, CONFIG_SYS_BR3_PRELIM);
Joe Hammanccefae42007-12-13 06:45:08 -0600170 asm("msync");
171
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400172 out_be32(&lbc->or4, CONFIG_SYS_OR4_PRELIM);
173 asm("msync");
174
175 out_be32(&lbc->br4, CONFIG_SYS_BR4_PRELIM);
176 asm("msync");
177
Paul Gortmaker534e3022009-09-20 20:36:03 -0400178 out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
Joe Hammanccefae42007-12-13 06:45:08 -0600179 asm("msync");
180
181
Paul Gortmaker534e3022009-09-20 20:36:03 -0400182 out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
183 out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
Joe Hammanccefae42007-12-13 06:45:08 -0600184 asm("msync");
185
186 /*
187 * MPC8548 uses "new" 15-16 style addressing.
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Gala727c6a62009-03-26 01:34:38 -0500190 lsdmr_common |= LSDMR_BSMA1516;
Joe Hammanccefae42007-12-13 06:45:08 -0600191
192 /*
193 * Issue PRECHARGE ALL command.
194 */
Paul Gortmaker534e3022009-09-20 20:36:03 -0400195 out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_PCHALL);
Joe Hammanccefae42007-12-13 06:45:08 -0600196 asm("sync;msync");
197 *sdram_addr = 0xff;
198 ppcDcbf((unsigned long) sdram_addr);
199 udelay(100);
200
201 /*
202 * Issue 8 AUTO REFRESH commands.
203 */
204 for (idx = 0; idx < 8; idx++) {
Paul Gortmaker534e3022009-09-20 20:36:03 -0400205 out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_ARFRSH);
Joe Hammanccefae42007-12-13 06:45:08 -0600206 asm("sync;msync");
207 *sdram_addr = 0xff;
208 ppcDcbf((unsigned long) sdram_addr);
209 udelay(100);
210 }
211
212 /*
213 * Issue 8 MODE-set command.
214 */
Paul Gortmaker534e3022009-09-20 20:36:03 -0400215 out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_MRW);
Joe Hammanccefae42007-12-13 06:45:08 -0600216 asm("sync;msync");
217 *sdram_addr = 0xff;
218 ppcDcbf((unsigned long) sdram_addr);
219 udelay(100);
220
221 /*
222 * Issue NORMAL OP command.
223 */
Paul Gortmaker534e3022009-09-20 20:36:03 -0400224 out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_NORMAL);
Joe Hammanccefae42007-12-13 06:45:08 -0600225 asm("sync;msync");
226 *sdram_addr = 0xff;
227 ppcDcbf((unsigned long) sdram_addr);
228 udelay(200); /* Overkill. Must wait > 200 bus cycles */
229
230#endif /* enable SDRAM init */
231}
232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammanccefae42007-12-13 06:45:08 -0600234int
235testdram(void)
236{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
238 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammanccefae42007-12-13 06:45:08 -0600239 uint *p;
240
241 printf("Testing DRAM from 0x%08x to 0x%08x\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242 CONFIG_SYS_MEMTEST_START,
243 CONFIG_SYS_MEMTEST_END);
Joe Hammanccefae42007-12-13 06:45:08 -0600244
245 printf("DRAM test phase 1:\n");
246 for (p = pstart; p < pend; p++)
247 *p = 0xaaaaaaaa;
248
249 for (p = pstart; p < pend; p++) {
250 if (*p != 0xaaaaaaaa) {
251 printf ("DRAM test fails at: %08x\n", (uint) p);
252 return 1;
253 }
254 }
255
256 printf("DRAM test phase 2:\n");
257 for (p = pstart; p < pend; p++)
258 *p = 0x55555555;
259
260 for (p = pstart; p < pend; p++) {
261 if (*p != 0x55555555) {
262 printf ("DRAM test fails at: %08x\n", (uint) p);
263 return 1;
264 }
265 }
266
267 printf("DRAM test passed.\n");
268 return 0;
269}
270#endif
271
Paul Gortmaker534e3022009-09-20 20:36:03 -0400272#if !defined(CONFIG_SPD_EEPROM)
273#define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hammanccefae42007-12-13 06:45:08 -0600274/*************************************************************************
275 * fixed_sdram init -- doesn't use serial presence detect.
276 * assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
277 ************************************************************************/
278long int fixed_sdram (void)
279{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280 volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
Joe Hammanccefae42007-12-13 06:45:08 -0600281
Paul Gortmaker534e3022009-09-20 20:36:03 -0400282 out_be32(&ddr->cs0_bnds, 0x0000007f);
283 out_be32(&ddr->cs1_bnds, 0x008000ff);
284 out_be32(&ddr->cs2_bnds, 0x00000000);
285 out_be32(&ddr->cs3_bnds, 0x00000000);
286 out_be32(&ddr->cs0_config, 0x80010101);
287 out_be32(&ddr->cs1_config, 0x80010101);
288 out_be32(&ddr->cs2_config, 0x00000000);
289 out_be32(&ddr->cs3_config, 0x00000000);
290 out_be32(&ddr->timing_cfg_3, 0x00000000);
291 out_be32(&ddr->timing_cfg_0, 0x00220802);
292 out_be32(&ddr->timing_cfg_1, 0x38377322);
293 out_be32(&ddr->timing_cfg_2, 0x0fa044C7);
294 out_be32(&ddr->sdram_cfg, 0x4300C000);
295 out_be32(&ddr->sdram_cfg_2, 0x24401000);
296 out_be32(&ddr->sdram_mode, 0x23C00542);
297 out_be32(&ddr->sdram_mode_2, 0x00000000);
298 out_be32(&ddr->sdram_interval, 0x05080100);
299 out_be32(&ddr->sdram_md_cntl, 0x00000000);
300 out_be32(&ddr->sdram_data_init, 0x00000000);
301 out_be32(&ddr->sdram_clk_cntl, 0x03800000);
Joe Hammanccefae42007-12-13 06:45:08 -0600302 asm("sync;isync;msync");
303 udelay(500);
304
305 #if defined (CONFIG_DDR_ECC)
306 /* Enable ECC checking */
Paul Gortmaker534e3022009-09-20 20:36:03 -0400307 out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | 0x20000000);
Joe Hammanccefae42007-12-13 06:45:08 -0600308 #else
Paul Gortmaker534e3022009-09-20 20:36:03 -0400309 out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
Joe Hammanccefae42007-12-13 06:45:08 -0600310 #endif
311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Joe Hammanccefae42007-12-13 06:45:08 -0600313}
314#endif
315
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400316#ifdef CONFIG_PCI1
317static struct pci_controller pci1_hose;
318#endif /* CONFIG_PCI1 */
Joe Hammanccefae42007-12-13 06:45:08 -0600319
320#ifdef CONFIG_PCIE1
321static struct pci_controller pcie1_hose;
322#endif /* CONFIG_PCIE1 */
323
324int first_free_busno=0;
325
326void
327pci_init_board(void)
328{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Joe Hammanccefae42007-12-13 06:45:08 -0600330
331#ifdef CONFIG_PCI1
332{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -0600334 struct pci_controller *hose = &pci1_hose;
Kumar Galac10a0c42008-10-21 08:28:33 -0500335 struct pci_region *r = hose->regions;
Joe Hammanccefae42007-12-13 06:45:08 -0600336
337 uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
338 uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
339 uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
340
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400341 uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
Joe Hammanccefae42007-12-13 06:45:08 -0600342
343 if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400344 printf (" PCI host: %d bit, %s MHz, %s, %s\n",
Joe Hammanccefae42007-12-13 06:45:08 -0600345 (pci_32) ? 32 : 64,
Paul Gortmakerbc4e99c2009-09-18 19:08:40 -0400346 (pci_speed == 33000000) ? "33" :
347 (pci_speed == 66000000) ? "66" : "unknown",
Joe Hammanccefae42007-12-13 06:45:08 -0600348 pci_clk_sel ? "sync" : "async",
Joe Hammanccefae42007-12-13 06:45:08 -0600349 pci_arb ? "arbiter" : "external-arbiter"
350 );
351
Joe Hammanccefae42007-12-13 06:45:08 -0600352 /* outbound memory */
Kumar Galac10a0c42008-10-21 08:28:33 -0500353 pci_set_region(r++,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354 CONFIG_SYS_PCI1_MEM_BASE,
355 CONFIG_SYS_PCI1_MEM_PHYS,
356 CONFIG_SYS_PCI1_MEM_SIZE,
Joe Hammanccefae42007-12-13 06:45:08 -0600357 PCI_REGION_MEM);
358
359 /* outbound io */
Kumar Galac10a0c42008-10-21 08:28:33 -0500360 pci_set_region(r++,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361 CONFIG_SYS_PCI1_IO_BASE,
362 CONFIG_SYS_PCI1_IO_PHYS,
363 CONFIG_SYS_PCI1_IO_SIZE,
Joe Hammanccefae42007-12-13 06:45:08 -0600364 PCI_REGION_IO);
Kumar Galac10a0c42008-10-21 08:28:33 -0500365 hose->region_count = r - hose->regions;
Joe Hammanccefae42007-12-13 06:45:08 -0600366
Joe Hammanccefae42007-12-13 06:45:08 -0600367 hose->first_busno=first_free_busno;
Joe Hammanccefae42007-12-13 06:45:08 -0600368
Kumar Gala65e198d2009-08-03 20:44:55 -0500369 fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
Joe Hammanccefae42007-12-13 06:45:08 -0600370 first_free_busno=hose->last_busno+1;
371 printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
372#ifdef CONFIG_PCIX_CHECK
Peter Tyseraf7c3e32008-12-01 13:47:12 -0600373 if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
Joe Hammanccefae42007-12-13 06:45:08 -0600374 /* PCI-X init */
375 if (CONFIG_SYS_CLK_FREQ < 66000000)
376 printf("PCI-X will only work at 66 MHz\n");
377
378 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
379 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
380 pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
381 }
382#endif
383 } else {
384 printf (" PCI: disabled\n");
385 }
386}
387#else
388 gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
389#endif
390
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400391 gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable PCI2 */
Joe Hammanccefae42007-12-13 06:45:08 -0600392
393#ifdef CONFIG_PCIE1
394{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
Joe Hammanccefae42007-12-13 06:45:08 -0600396 struct pci_controller *hose = &pcie1_hose;
Kumar Galac10a0c42008-10-21 08:28:33 -0500397 struct pci_region *r = hose->regions;
Joe Hammanccefae42007-12-13 06:45:08 -0600398
Kumar Gala666ced12009-09-02 09:03:08 -0500399 int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
Joe Hammanccefae42007-12-13 06:45:08 -0600400
401 if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
Paul Gortmakerf78c7ce2009-09-18 19:08:39 -0400402 printf ("\n PCIE at base address %x",
Joe Hammanccefae42007-12-13 06:45:08 -0600403 (uint)pci);
404
405 if (pci->pme_msg_det) {
406 pci->pme_msg_det = 0xffffffff;
407 debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
408 }
409 printf ("\n");
410
Joe Hammanccefae42007-12-13 06:45:08 -0600411 /* outbound memory */
Kumar Galac10a0c42008-10-21 08:28:33 -0500412 pci_set_region(r++,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200413 CONFIG_SYS_PCIE1_MEM_BASE,
414 CONFIG_SYS_PCIE1_MEM_PHYS,
415 CONFIG_SYS_PCIE1_MEM_SIZE,
Joe Hammanccefae42007-12-13 06:45:08 -0600416 PCI_REGION_MEM);
417
418 /* outbound io */
Kumar Galac10a0c42008-10-21 08:28:33 -0500419 pci_set_region(r++,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420 CONFIG_SYS_PCIE1_IO_BASE,
421 CONFIG_SYS_PCIE1_IO_PHYS,
422 CONFIG_SYS_PCIE1_IO_SIZE,
Joe Hammanccefae42007-12-13 06:45:08 -0600423 PCI_REGION_IO);
424
Kumar Galac10a0c42008-10-21 08:28:33 -0500425 hose->region_count = r - hose->regions;
Joe Hammanccefae42007-12-13 06:45:08 -0600426
427 hose->first_busno=first_free_busno;
Joe Hammanccefae42007-12-13 06:45:08 -0600428
Kumar Gala65e198d2009-08-03 20:44:55 -0500429 fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
Joe Hammanccefae42007-12-13 06:45:08 -0600430 printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
431
432 first_free_busno=hose->last_busno+1;
433
434 } else {
435 printf (" PCIE: disabled\n");
436 }
437 }
438#else
439 gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
440#endif
441
442}
443
Paul Gortmaker68ca8e82009-09-18 19:08:44 -0400444int board_eth_init(bd_t *bis)
445{
446 tsec_standard_init(bis);
447 pci_eth_init(bis);
448 return 0; /* otherwise cpu_eth_init gets run */
449}
450
Joe Hammanccefae42007-12-13 06:45:08 -0600451int last_stage_init(void)
452{
453 return 0;
454}
455
456#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500457void ft_board_setup(void *blob, bd_t *bd)
458{
459 ft_cpu_setup(blob, bd);
Joe Hammanccefae42007-12-13 06:45:08 -0600460#ifdef CONFIG_PCI1
Kumar Galac10a0c42008-10-21 08:28:33 -0500461 ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
Joe Hammanccefae42007-12-13 06:45:08 -0600462#endif
463#ifdef CONFIG_PCIE1
Kumar Galac10a0c42008-10-21 08:28:33 -0500464 ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
Joe Hammanccefae42007-12-13 06:45:08 -0600465#endif
466}
467#endif