blob: 82f28749eb17de4c3e3b67cb664db99ecdb9f236 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal91208842009-07-31 12:07:45 +05302/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal91208842009-07-31 12:07:45 +05304 *
Stefan Roese88fbf932010-04-15 16:07:28 +02005 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
6 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser29514c72010-04-12 22:28:09 -05007 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal91208842009-07-31 12:07:45 +05308 */
9
10#include <config.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053011#include <command.h>
Simon Glass33d1e702019-11-14 12:57:32 -070012#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <net.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053015#include <tsec.h>
Kumar Gala2683c532011-04-13 08:37:44 -050016#include <fm_eth.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053017#include <netdev.h>
18#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053020#include <asm/io.h>
Codrin Ciubotariuef208b52015-01-21 11:54:10 +020021#include <vsc9953.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053022
23DECLARE_GLOBAL_DATA_PTR;
24
Kim Phillips82f576f2012-10-29 13:34:37 +000025static struct cpu_type cpu_type_list[] = {
Poonam Aggrwal91208842009-07-31 12:07:45 +053026#if defined(CONFIG_MPC85xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053027 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053028 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053029 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053030 CPU_TYPE_ENTRY(8540, 8540, 1),
31 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053032 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053033 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053034 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun8cb65482012-07-06 17:10:33 -050035 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053036 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053037 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053038 CPU_TYPE_ENTRY(8560, 8560, 1),
39 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053040 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053041 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053042 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +053043 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053044 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050045 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050046 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +053047 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang1de20b02011-02-03 22:14:19 -060048 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +053049 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050050 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050051 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang1de20b02011-02-03 22:14:19 -060052 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060053 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060054 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053055 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053056 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galabd29be82010-06-01 10:29:11 -050057 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala619541b2011-05-13 01:16:07 -050058 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galaf2134b82010-01-27 10:26:46 -060059 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050060 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050061 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala7ee3d942009-10-21 13:32:58 -050062 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala7ee3d942009-10-21 13:32:58 -050063 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabid5e13882012-10-05 11:09:19 +000064 CPU_TYPE_ENTRY(P5021, P5021, 2),
65 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9941a222012-10-08 07:44:19 +000066 CPU_TYPE_ENTRY(T4240, T4240, 0),
67 CPU_TYPE_ENTRY(T4120, T4120, 0),
York Sunfb5137a2013-03-25 07:33:29 +000068 CPU_TYPE_ENTRY(T4160, T4160, 0),
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080069 CPU_TYPE_ENTRY(T4080, T4080, 4),
York Sunbcf7b3d2012-10-08 07:44:20 +000070 CPU_TYPE_ENTRY(B4860, B4860, 0),
71 CPU_TYPE_ENTRY(G4860, G4860, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000072 CPU_TYPE_ENTRY(B4440, B4440, 0),
Shaveta Leekha00e6ea32014-05-07 14:43:23 +053073 CPU_TYPE_ENTRY(B4460, B4460, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000074 CPU_TYPE_ENTRY(G4440, G4440, 0),
75 CPU_TYPE_ENTRY(B4420, B4420, 0),
76 CPU_TYPE_ENTRY(B4220, B4220, 0),
York Sun46571362013-03-25 07:40:06 +000077 CPU_TYPE_ENTRY(T1040, T1040, 0),
78 CPU_TYPE_ENTRY(T1041, T1041, 0),
79 CPU_TYPE_ENTRY(T1042, T1042, 0),
80 CPU_TYPE_ENTRY(T1020, T1020, 0),
81 CPU_TYPE_ENTRY(T1021, T1021, 0),
82 CPU_TYPE_ENTRY(T1022, T1022, 0),
Shengzhou Liue6fb7702014-11-24 17:11:54 +080083 CPU_TYPE_ENTRY(T1024, T1024, 0),
84 CPU_TYPE_ENTRY(T1023, T1023, 0),
85 CPU_TYPE_ENTRY(T1014, T1014, 0),
86 CPU_TYPE_ENTRY(T1013, T1013, 0),
Shengzhou Liuf305cd22013-11-22 17:39:10 +080087 CPU_TYPE_ENTRY(T2080, T2080, 0),
88 CPU_TYPE_ENTRY(T2081, T2081, 0),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000089 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000090 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +000091 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
92 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
Mingkai Hu1a258072013-07-04 17:30:36 +080093 CPU_TYPE_ENTRY(C291, C291, 1),
94 CPU_TYPE_ENTRY(C292, C292, 1),
95 CPU_TYPE_ENTRY(C293, C293, 1),
Poonam Aggrwal91208842009-07-31 12:07:45 +053096#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053097 CPU_TYPE_ENTRY(8610, 8610, 1),
98 CPU_TYPE_ENTRY(8641, 8641, 2),
99 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal91208842009-07-31 12:07:45 +0530100#endif
101};
102
York Sun7b2947f2012-08-17 08:20:22 +0000103#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sunaa150bb2013-03-25 07:40:07 +0000104static inline u32 init_type(u32 cluster, int init_id)
105{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400106 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
York Sunaa150bb2013-03-25 07:40:07 +0000107 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
108 u32 type = in_be32(&gur->tp_ityp[idx]);
109
110 if (type & TP_ITYP_AV)
111 return type;
112
113 return 0;
114}
115
York Sun7b2947f2012-08-17 08:20:22 +0000116u32 compute_ppc_cpumask(void)
117{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400118 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
York Sun7b2947f2012-08-17 08:20:22 +0000119 int i = 0, count = 0;
York Sunaa150bb2013-03-25 07:40:07 +0000120 u32 cluster, type, mask = 0;
York Sun7b2947f2012-08-17 08:20:22 +0000121
122 do {
123 int j;
York Sunaa150bb2013-03-25 07:40:07 +0000124 cluster = in_be32(&gur->tp_cluster[i].lower);
125 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
126 type = init_type(cluster, j);
127 if (type) {
York Sun7b2947f2012-08-17 08:20:22 +0000128 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
129 mask |= 1 << count;
York Sunaa150bb2013-03-25 07:40:07 +0000130 count++;
York Sun7b2947f2012-08-17 08:20:22 +0000131 }
York Sun7b2947f2012-08-17 08:20:22 +0000132 }
York Sunaa150bb2013-03-25 07:40:07 +0000133 i++;
York Sun7b2947f2012-08-17 08:20:22 +0000134 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
135
136 return mask;
137}
York Sunaa150bb2013-03-25 07:40:07 +0000138
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530139#ifdef CONFIG_HETROGENOUS_CLUSTERS
140u32 compute_dsp_cpumask(void)
141{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400142 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530143 int i = CONFIG_DSP_CLUSTER_START, count = 0;
144 u32 cluster, type, dsp_mask = 0;
145
146 do {
147 int j;
148 cluster = in_be32(&gur->tp_cluster[i].lower);
149 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
150 type = init_type(cluster, j);
151 if (type) {
152 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
153 dsp_mask |= 1 << count;
154 count++;
155 }
156 }
157 i++;
158 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
159
160 return dsp_mask;
161}
162
163int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
164{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400165 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530166 int count = 0, i = CONFIG_DSP_CLUSTER_START;
167 u32 cluster;
168
169 do {
170 int j;
171 cluster = in_be32(&gur->tp_cluster[i].lower);
172 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
173 if (init_type(cluster, j)) {
174 if (count == core)
175 return i;
176 count++;
177 }
178 }
179 i++;
180 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
181
182 return -1; /* cannot identify the cluster */
183}
184#endif
185
York Sunaa150bb2013-03-25 07:40:07 +0000186int fsl_qoriq_core_to_cluster(unsigned int core)
187{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400188 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
York Sunaa150bb2013-03-25 07:40:07 +0000189 int i = 0, count = 0;
190 u32 cluster;
191
192 do {
193 int j;
194 cluster = in_be32(&gur->tp_cluster[i].lower);
195 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
196 if (init_type(cluster, j)) {
197 if (count == core)
198 return i;
199 count++;
200 }
201 }
202 i++;
203 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
204
205 return -1; /* cannot identify the cluster */
206}
207
York Sun7b2947f2012-08-17 08:20:22 +0000208#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
209/*
210 * Before chassis genenration 2, the cpumask should be hard-coded.
211 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
212 */
213#define compute_ppc_cpumask() 1
York Sunaa150bb2013-03-25 07:40:07 +0000214#define fsl_qoriq_core_to_cluster(x) x
York Sun7b2947f2012-08-17 08:20:22 +0000215#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
216
Kim Phillips82f576f2012-10-29 13:34:37 +0000217static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530218
Poonam Aggrwal91208842009-07-31 12:07:45 +0530219struct cpu_type *identify_cpu(u32 ver)
220{
221 int i;
222 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
223 if (cpu_type_list[i].soc_ver == ver)
224 return &cpu_type_list[i];
225 }
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530226 return &cpu_type_unknown;
Poonam Aggrwal91208842009-07-31 12:07:45 +0530227}
228
Timur Tabi47289422011-08-05 16:15:24 -0500229#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
230#define MPC8xxx_PICFRR_NCPU_SHIFT 8
231
232/*
233 * Return a 32-bit mask indicating which cores are present on this SOC.
234 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200235__weak u32 cpu_mask(void)
Timur Tabi47289422011-08-05 16:15:24 -0500236{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400237 ccsr_pic_t __iomem *pic = (void *)CFG_SYS_MPC8xxx_PIC_ADDR;
Simon Glassa8b57392012-12-13 20:48:48 +0000238 struct cpu_type *cpu = gd->arch.cpu;
Timur Tabi47289422011-08-05 16:15:24 -0500239
240 /* better to query feature reporting register than just assume 1 */
241 if (cpu == &cpu_type_unknown)
242 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
243 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
244
York Sun7b2947f2012-08-17 08:20:22 +0000245 if (cpu->num_cores == 0)
246 return compute_ppc_cpumask();
247
Timur Tabi47289422011-08-05 16:15:24 -0500248 return cpu->mask;
249}
250
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530251#ifdef CONFIG_HETROGENOUS_CLUSTERS
252__weak u32 cpu_dsp_mask(void)
253{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400254 ccsr_pic_t __iomem *pic = (void *)CFG_SYS_MPC8xxx_PIC_ADDR;
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530255 struct cpu_type *cpu = gd->arch.cpu;
256
257 /* better to query feature reporting register than just assume 1 */
258 if (cpu == &cpu_type_unknown)
259 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
260 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
261
262 if (cpu->dsp_num_cores == 0)
263 return compute_dsp_cpumask();
264
265 return cpu->dsp_mask;
266}
267
Timur Tabi47289422011-08-05 16:15:24 -0500268/*
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530269 * Return the number of SC/DSP cores on this SOC.
270 */
271__weak int cpu_num_dspcores(void)
272{
273 struct cpu_type *cpu = gd->arch.cpu;
274
275 /*
276 * Report # of cores in terms of the cpu_mask if we haven't
277 * figured out how many there are yet
278 */
279 if (cpu->dsp_num_cores == 0)
280 return hweight32(cpu_dsp_mask());
281
282 return cpu->dsp_num_cores;
283}
284#endif
285
286/*
287 * Return the number of PPC cores on this SOC.
Timur Tabi47289422011-08-05 16:15:24 -0500288 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200289__weak int cpu_numcores(void)
Kim Phillips82f576f2012-10-29 13:34:37 +0000290{
Simon Glassa8b57392012-12-13 20:48:48 +0000291 struct cpu_type *cpu = gd->arch.cpu;
Kim Phillips875935e2010-07-14 19:47:29 -0500292
York Sun7b2947f2012-08-17 08:20:22 +0000293 /*
294 * Report # of cores in terms of the cpu_mask if we haven't
295 * figured out how many there are yet
296 */
297 if (cpu->num_cores == 0)
298 return hweight32(cpu_mask());
Kim Phillips875935e2010-07-14 19:47:29 -0500299
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530300 return cpu->num_cores;
301}
302
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530303
Timur Tabi47289422011-08-05 16:15:24 -0500304/*
305 * Check if the given core ID is valid
306 *
307 * Returns zero if it isn't, 1 if it is.
308 */
309int is_core_valid(unsigned int core)
310{
York Sun7b2947f2012-08-17 08:20:22 +0000311 return !!((1 << core) & cpu_mask());
Timur Tabi47289422011-08-05 16:15:24 -0500312}
313
Simon Glass302445a2017-01-23 13:31:22 -0700314int arch_cpu_init(void)
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530315{
316 uint svr;
317 uint ver;
318
319 svr = get_svr();
320 ver = SVR_SOC_VER(svr);
321
Simon Glassa8b57392012-12-13 20:48:48 +0000322 gd->arch.cpu = identify_cpu(ver);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530323
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530324 return 0;
325}
326
York Sun7b2947f2012-08-17 08:20:22 +0000327/* Once in memory, compute mask & # cores once and save them off */
328int fixup_cpu(void)
329{
Simon Glassa8b57392012-12-13 20:48:48 +0000330 struct cpu_type *cpu = gd->arch.cpu;
York Sun7b2947f2012-08-17 08:20:22 +0000331
332 if (cpu->num_cores == 0) {
333 cpu->mask = cpu_mask();
334 cpu->num_cores = cpu_numcores();
335 }
336
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530337#ifdef CONFIG_HETROGENOUS_CLUSTERS
338 if (cpu->dsp_num_cores == 0) {
339 cpu->dsp_mask = cpu_dsp_mask();
340 cpu->dsp_num_cores = cpu_num_dspcores();
341 }
342#endif
York Sun7b2947f2012-08-17 08:20:22 +0000343 return 0;
344}