blob: bb81f49ae7300dd520d4d27e46c12492cc444b48 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal91208842009-07-31 12:07:45 +05302/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal91208842009-07-31 12:07:45 +05304 *
Stefan Roese88fbf932010-04-15 16:07:28 +02005 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
6 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser29514c72010-04-12 22:28:09 -05007 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal91208842009-07-31 12:07:45 +05308 */
9
10#include <config.h>
11#include <common.h>
12#include <command.h>
Simon Glass33d1e702019-11-14 12:57:32 -070013#include <cpu_func.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <net.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053015#include <tsec.h>
Kumar Gala2683c532011-04-13 08:37:44 -050016#include <fm_eth.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053017#include <netdev.h>
18#include <asm/cache.h>
19#include <asm/io.h>
Codrin Ciubotariuef208b52015-01-21 11:54:10 +020020#include <vsc9953.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053021
22DECLARE_GLOBAL_DATA_PTR;
23
Kim Phillips82f576f2012-10-29 13:34:37 +000024static struct cpu_type cpu_type_list[] = {
Poonam Aggrwal91208842009-07-31 12:07:45 +053025#if defined(CONFIG_MPC85xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053026 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053027 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053028 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053029 CPU_TYPE_ENTRY(8540, 8540, 1),
30 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053031 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053032 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053033 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun8cb65482012-07-06 17:10:33 -050034 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053035 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053036 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053037 CPU_TYPE_ENTRY(8560, 8560, 1),
38 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053039 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053040 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053041 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +053042 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053043 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050044 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050045 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +053046 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang1de20b02011-02-03 22:14:19 -060047 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +053048 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050049 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050050 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang1de20b02011-02-03 22:14:19 -060051 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060052 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060053 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053054 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053055 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galabd29be82010-06-01 10:29:11 -050056 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala619541b2011-05-13 01:16:07 -050057 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galaf2134b82010-01-27 10:26:46 -060058 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050059 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050060 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala7ee3d942009-10-21 13:32:58 -050061 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala7ee3d942009-10-21 13:32:58 -050062 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabid5e13882012-10-05 11:09:19 +000063 CPU_TYPE_ENTRY(P5021, P5021, 2),
64 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9941a222012-10-08 07:44:19 +000065 CPU_TYPE_ENTRY(T4240, T4240, 0),
66 CPU_TYPE_ENTRY(T4120, T4120, 0),
York Sunfb5137a2013-03-25 07:33:29 +000067 CPU_TYPE_ENTRY(T4160, T4160, 0),
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080068 CPU_TYPE_ENTRY(T4080, T4080, 4),
York Sunbcf7b3d2012-10-08 07:44:20 +000069 CPU_TYPE_ENTRY(B4860, B4860, 0),
70 CPU_TYPE_ENTRY(G4860, G4860, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000071 CPU_TYPE_ENTRY(B4440, B4440, 0),
Shaveta Leekha00e6ea32014-05-07 14:43:23 +053072 CPU_TYPE_ENTRY(B4460, B4460, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000073 CPU_TYPE_ENTRY(G4440, G4440, 0),
74 CPU_TYPE_ENTRY(B4420, B4420, 0),
75 CPU_TYPE_ENTRY(B4220, B4220, 0),
York Sun46571362013-03-25 07:40:06 +000076 CPU_TYPE_ENTRY(T1040, T1040, 0),
77 CPU_TYPE_ENTRY(T1041, T1041, 0),
78 CPU_TYPE_ENTRY(T1042, T1042, 0),
79 CPU_TYPE_ENTRY(T1020, T1020, 0),
80 CPU_TYPE_ENTRY(T1021, T1021, 0),
81 CPU_TYPE_ENTRY(T1022, T1022, 0),
Shengzhou Liue6fb7702014-11-24 17:11:54 +080082 CPU_TYPE_ENTRY(T1024, T1024, 0),
83 CPU_TYPE_ENTRY(T1023, T1023, 0),
84 CPU_TYPE_ENTRY(T1014, T1014, 0),
85 CPU_TYPE_ENTRY(T1013, T1013, 0),
Shengzhou Liuf305cd22013-11-22 17:39:10 +080086 CPU_TYPE_ENTRY(T2080, T2080, 0),
87 CPU_TYPE_ENTRY(T2081, T2081, 0),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000088 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000089 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +000090 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
91 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
Mingkai Hu1a258072013-07-04 17:30:36 +080092 CPU_TYPE_ENTRY(C291, C291, 1),
93 CPU_TYPE_ENTRY(C292, C292, 1),
94 CPU_TYPE_ENTRY(C293, C293, 1),
Poonam Aggrwal91208842009-07-31 12:07:45 +053095#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053096 CPU_TYPE_ENTRY(8610, 8610, 1),
97 CPU_TYPE_ENTRY(8641, 8641, 2),
98 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal91208842009-07-31 12:07:45 +053099#endif
100};
101
York Sun7b2947f2012-08-17 08:20:22 +0000102#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sunaa150bb2013-03-25 07:40:07 +0000103static inline u32 init_type(u32 cluster, int init_id)
104{
105 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
106 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
107 u32 type = in_be32(&gur->tp_ityp[idx]);
108
109 if (type & TP_ITYP_AV)
110 return type;
111
112 return 0;
113}
114
York Sun7b2947f2012-08-17 08:20:22 +0000115u32 compute_ppc_cpumask(void)
116{
York Sunaa150bb2013-03-25 07:40:07 +0000117 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
York Sun7b2947f2012-08-17 08:20:22 +0000118 int i = 0, count = 0;
York Sunaa150bb2013-03-25 07:40:07 +0000119 u32 cluster, type, mask = 0;
York Sun7b2947f2012-08-17 08:20:22 +0000120
121 do {
122 int j;
York Sunaa150bb2013-03-25 07:40:07 +0000123 cluster = in_be32(&gur->tp_cluster[i].lower);
124 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
125 type = init_type(cluster, j);
126 if (type) {
York Sun7b2947f2012-08-17 08:20:22 +0000127 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
128 mask |= 1 << count;
York Sunaa150bb2013-03-25 07:40:07 +0000129 count++;
York Sun7b2947f2012-08-17 08:20:22 +0000130 }
York Sun7b2947f2012-08-17 08:20:22 +0000131 }
York Sunaa150bb2013-03-25 07:40:07 +0000132 i++;
York Sun7b2947f2012-08-17 08:20:22 +0000133 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
134
135 return mask;
136}
York Sunaa150bb2013-03-25 07:40:07 +0000137
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530138#ifdef CONFIG_HETROGENOUS_CLUSTERS
139u32 compute_dsp_cpumask(void)
140{
141 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
142 int i = CONFIG_DSP_CLUSTER_START, count = 0;
143 u32 cluster, type, dsp_mask = 0;
144
145 do {
146 int j;
147 cluster = in_be32(&gur->tp_cluster[i].lower);
148 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
149 type = init_type(cluster, j);
150 if (type) {
151 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
152 dsp_mask |= 1 << count;
153 count++;
154 }
155 }
156 i++;
157 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
158
159 return dsp_mask;
160}
161
162int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
163{
164 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
165 int count = 0, i = CONFIG_DSP_CLUSTER_START;
166 u32 cluster;
167
168 do {
169 int j;
170 cluster = in_be32(&gur->tp_cluster[i].lower);
171 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
172 if (init_type(cluster, j)) {
173 if (count == core)
174 return i;
175 count++;
176 }
177 }
178 i++;
179 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
180
181 return -1; /* cannot identify the cluster */
182}
183#endif
184
York Sunaa150bb2013-03-25 07:40:07 +0000185int fsl_qoriq_core_to_cluster(unsigned int core)
186{
187 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
188 int i = 0, count = 0;
189 u32 cluster;
190
191 do {
192 int j;
193 cluster = in_be32(&gur->tp_cluster[i].lower);
194 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
195 if (init_type(cluster, j)) {
196 if (count == core)
197 return i;
198 count++;
199 }
200 }
201 i++;
202 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
203
204 return -1; /* cannot identify the cluster */
205}
206
York Sun7b2947f2012-08-17 08:20:22 +0000207#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
208/*
209 * Before chassis genenration 2, the cpumask should be hard-coded.
210 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
211 */
212#define compute_ppc_cpumask() 1
York Sunaa150bb2013-03-25 07:40:07 +0000213#define fsl_qoriq_core_to_cluster(x) x
York Sun7b2947f2012-08-17 08:20:22 +0000214#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
215
Kim Phillips82f576f2012-10-29 13:34:37 +0000216static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530217
Poonam Aggrwal91208842009-07-31 12:07:45 +0530218struct cpu_type *identify_cpu(u32 ver)
219{
220 int i;
221 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
222 if (cpu_type_list[i].soc_ver == ver)
223 return &cpu_type_list[i];
224 }
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530225 return &cpu_type_unknown;
Poonam Aggrwal91208842009-07-31 12:07:45 +0530226}
227
Timur Tabi47289422011-08-05 16:15:24 -0500228#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
229#define MPC8xxx_PICFRR_NCPU_SHIFT 8
230
231/*
232 * Return a 32-bit mask indicating which cores are present on this SOC.
233 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200234__weak u32 cpu_mask(void)
Timur Tabi47289422011-08-05 16:15:24 -0500235{
236 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
Simon Glassa8b57392012-12-13 20:48:48 +0000237 struct cpu_type *cpu = gd->arch.cpu;
Timur Tabi47289422011-08-05 16:15:24 -0500238
239 /* better to query feature reporting register than just assume 1 */
240 if (cpu == &cpu_type_unknown)
241 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
242 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
243
York Sun7b2947f2012-08-17 08:20:22 +0000244 if (cpu->num_cores == 0)
245 return compute_ppc_cpumask();
246
Timur Tabi47289422011-08-05 16:15:24 -0500247 return cpu->mask;
248}
249
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530250#ifdef CONFIG_HETROGENOUS_CLUSTERS
251__weak u32 cpu_dsp_mask(void)
252{
253 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
254 struct cpu_type *cpu = gd->arch.cpu;
255
256 /* better to query feature reporting register than just assume 1 */
257 if (cpu == &cpu_type_unknown)
258 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
259 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
260
261 if (cpu->dsp_num_cores == 0)
262 return compute_dsp_cpumask();
263
264 return cpu->dsp_mask;
265}
266
Timur Tabi47289422011-08-05 16:15:24 -0500267/*
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530268 * Return the number of SC/DSP cores on this SOC.
269 */
270__weak int cpu_num_dspcores(void)
271{
272 struct cpu_type *cpu = gd->arch.cpu;
273
274 /*
275 * Report # of cores in terms of the cpu_mask if we haven't
276 * figured out how many there are yet
277 */
278 if (cpu->dsp_num_cores == 0)
279 return hweight32(cpu_dsp_mask());
280
281 return cpu->dsp_num_cores;
282}
283#endif
284
285/*
286 * Return the number of PPC cores on this SOC.
Timur Tabi47289422011-08-05 16:15:24 -0500287 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200288__weak int cpu_numcores(void)
Kim Phillips82f576f2012-10-29 13:34:37 +0000289{
Simon Glassa8b57392012-12-13 20:48:48 +0000290 struct cpu_type *cpu = gd->arch.cpu;
Kim Phillips875935e2010-07-14 19:47:29 -0500291
York Sun7b2947f2012-08-17 08:20:22 +0000292 /*
293 * Report # of cores in terms of the cpu_mask if we haven't
294 * figured out how many there are yet
295 */
296 if (cpu->num_cores == 0)
297 return hweight32(cpu_mask());
Kim Phillips875935e2010-07-14 19:47:29 -0500298
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530299 return cpu->num_cores;
300}
301
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530302
Timur Tabi47289422011-08-05 16:15:24 -0500303/*
304 * Check if the given core ID is valid
305 *
306 * Returns zero if it isn't, 1 if it is.
307 */
308int is_core_valid(unsigned int core)
309{
York Sun7b2947f2012-08-17 08:20:22 +0000310 return !!((1 << core) & cpu_mask());
Timur Tabi47289422011-08-05 16:15:24 -0500311}
312
Simon Glass302445a2017-01-23 13:31:22 -0700313int arch_cpu_init(void)
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530314{
315 uint svr;
316 uint ver;
317
318 svr = get_svr();
319 ver = SVR_SOC_VER(svr);
320
Simon Glassa8b57392012-12-13 20:48:48 +0000321 gd->arch.cpu = identify_cpu(ver);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530322
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530323 return 0;
324}
325
York Sun7b2947f2012-08-17 08:20:22 +0000326/* Once in memory, compute mask & # cores once and save them off */
327int fixup_cpu(void)
328{
Simon Glassa8b57392012-12-13 20:48:48 +0000329 struct cpu_type *cpu = gd->arch.cpu;
York Sun7b2947f2012-08-17 08:20:22 +0000330
331 if (cpu->num_cores == 0) {
332 cpu->mask = cpu_mask();
333 cpu->num_cores = cpu_numcores();
334 }
335
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530336#ifdef CONFIG_HETROGENOUS_CLUSTERS
337 if (cpu->dsp_num_cores == 0) {
338 cpu->dsp_mask = cpu_dsp_mask();
339 cpu->dsp_num_cores = cpu_num_dspcores();
340 }
341#endif
York Sun7b2947f2012-08-17 08:20:22 +0000342 return 0;
343}
344
Poonam Aggrwal91208842009-07-31 12:07:45 +0530345/*
346 * Initializes on-chip ethernet controllers.
347 * to override, implement board_eth_init()
348 */
349int cpu_eth_init(bd_t *bis)
350{
351#if defined(CONFIG_ETHER_ON_FCC)
352 fec_initialize(bis);
353#endif
354
355#if defined(CONFIG_UEC_ETH)
356 uec_standard_init(bis);
357#endif
358
359#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
360 tsec_standard_init(bis);
361#endif
362
Kumar Gala2683c532011-04-13 08:37:44 -0500363#ifdef CONFIG_FMAN_ENET
364 fm_standard_init(bis);
365#endif
Codrin Ciubotariuef208b52015-01-21 11:54:10 +0200366
367#ifdef CONFIG_VSC9953
368 vsc9953_init(bis);
369#endif
Poonam Aggrwal91208842009-07-31 12:07:45 +0530370 return 0;
371}