blob: 5a6e89c0575df679210566892eb386ce07427b0a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Marek Vasut7d840832025-02-22 21:33:17 +0100229#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
230static int dw_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
231{
232 struct dw_eth_dev *priv = bus->priv;
233 struct gpio_desc *desc = &priv->mdio_gpio;
234
235 desc->flags = 0;
236 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
237
238 return 0;
239}
240
241static int dw_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
242{
243 struct dw_eth_dev *priv = bus->priv;
244 struct gpio_desc *desc = &priv->mdio_gpio;
245
246 desc->flags = 0;
247 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
248
249 return 0;
250}
251
252static int dw_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
253{
254 struct dw_eth_dev *priv = bus->priv;
255
256 if (v)
257 dm_gpio_set_value(&priv->mdio_gpio, 1);
258 else
259 dm_gpio_set_value(&priv->mdio_gpio, 0);
260
261 return 0;
262}
263
264static int dw_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
265{
266 struct dw_eth_dev *priv = bus->priv;
267
268 *v = dm_gpio_get_value(&priv->mdio_gpio);
269
270 return 0;
271}
272
273static int dw_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
274{
275 struct dw_eth_dev *priv = bus->priv;
276
277 if (v)
278 dm_gpio_set_value(&priv->mdc_gpio, 1);
279 else
280 dm_gpio_set_value(&priv->mdc_gpio, 0);
281
282 return 0;
283}
284
285static int dw_eth_bb_delay(struct bb_miiphy_bus *bus)
286{
287 struct dw_eth_dev *priv = bus->priv;
288
289 udelay(priv->bb_delay);
290 return 0;
291}
292
Marek Vasut46f02ca2025-02-22 21:33:21 +0100293static int dw_bb_mdio_init(const char *name, struct udevice *dev)
294{
295 struct dw_eth_dev *dwpriv = dev_get_priv(dev);
Marek Vasuta6185522025-02-22 21:33:27 +0100296 struct bb_miiphy_bus *bb_miiphy = bb_miiphy_alloc();
297 struct mii_dev *bus;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100298 int ret;
299
Marek Vasuta6185522025-02-22 21:33:27 +0100300 if (!bb_miiphy) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100301 printf("Failed to allocate MDIO bus\n");
302 return -ENOMEM;
303 }
304
Marek Vasuta6185522025-02-22 21:33:27 +0100305 bus = &bb_miiphy->mii;
306
Marek Vasut46f02ca2025-02-22 21:33:21 +0100307 debug("\n%s: use bitbang mii..\n", dev->name);
308 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
309 &dwpriv->mdc_gpio,
310 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
311 if (ret) {
312 debug("no mdc-gpio\n");
313 return ret;
314 }
315 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
316 &dwpriv->mdio_gpio,
317 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
318 if (ret) {
319 debug("no mdio-gpio\n");
320 return ret;
321 }
322 dwpriv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
323
324 dwpriv->bus = bus;
325 dwpriv->dev = dev;
326
Marek Vasut46f02ca2025-02-22 21:33:21 +0100327 snprintf(bus->name, sizeof(bus->name), "%s", name);
Marek Vasut46f02ca2025-02-22 21:33:21 +0100328 bus->read = bb_miiphy_read;
329 bus->write = bb_miiphy_write;
330#if CONFIG_IS_ENABLED(DM_GPIO)
331 bus->reset = dw_mdio_reset;
332#endif
333 bus->priv = dwpriv;
334
Marek Vasutd1dddbf2025-02-22 21:33:29 +0100335 /* Copy the bus accessors and private data */
Marek Vasuta6185522025-02-22 21:33:27 +0100336 bb_miiphy->mdio_active = dw_eth_bb_mdio_active;
337 bb_miiphy->mdio_tristate = dw_eth_bb_mdio_tristate;
338 bb_miiphy->set_mdio = dw_eth_bb_set_mdio;
339 bb_miiphy->get_mdio = dw_eth_bb_get_mdio;
340 bb_miiphy->set_mdc = dw_eth_bb_set_mdc;
341 bb_miiphy->delay = dw_eth_bb_delay;
Marek Vasuta6185522025-02-22 21:33:27 +0100342
Marek Vasut46f02ca2025-02-22 21:33:21 +0100343 return mdio_register(bus);
344}
Marek Vasut7d840832025-02-22 21:33:17 +0100345#endif
346
Simon Glasse50c4d12015-04-05 16:07:40 -0600347static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530348{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530349 struct eth_dma_regs *dma_p = priv->dma_regs_p;
350 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
351 char *txbuffs = &priv->txbuffs[0];
352 struct dmamacdescr *desc_p;
353 u32 idx;
354
Tom Rini364d0022023-01-10 11:19:45 -0500355 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530356 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300357 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
358 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
359 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
360 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530361
362#if defined(CONFIG_DW_ALTDESCRIPTOR)
363 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100364 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
365 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530366 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
367
368 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
369 desc_p->dmamac_cntl = 0;
370 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
371#else
372 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
373 desc_p->txrx_status = 0;
374#endif
375 }
376
377 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300378 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530379
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400380 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200381 flush_dcache_range((ulong)priv->tx_mac_descrtable,
382 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400383 sizeof(priv->tx_mac_descrtable));
384
Baruch Siachc00982a2023-10-25 11:08:44 +0300385 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
386 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400387 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530388}
389
Simon Glasse50c4d12015-04-05 16:07:40 -0600390static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530391{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530392 struct eth_dma_regs *dma_p = priv->dma_regs_p;
393 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
394 char *rxbuffs = &priv->rxbuffs[0];
395 struct dmamacdescr *desc_p;
396 u32 idx;
397
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400398 /* Before passing buffers to GMAC we need to make sure zeros
399 * written there right after "priv" structure allocation were
400 * flushed into RAM.
401 * Otherwise there's a chance to get some of them flushed in RAM when
402 * GMAC is already pushing data to RAM via DMA. This way incoming from
403 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200404 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400405
Tom Rini364d0022023-01-10 11:19:45 -0500406 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530407 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300408 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
409 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
410 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
411 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530412
413 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100414 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530415 DESC_RXCTRL_RXCHAIN;
416
417 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
418 }
419
420 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300421 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530422
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400423 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200424 flush_dcache_range((ulong)priv->rx_mac_descrtable,
425 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400426 sizeof(priv->rx_mac_descrtable));
427
Baruch Siachc00982a2023-10-25 11:08:44 +0300428 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
429 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400430 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530431}
432
Simon Glasse50c4d12015-04-05 16:07:40 -0600433static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530434{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400435 struct eth_mac_regs *mac_p = priv->mac_regs_p;
436 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400437
438 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
439 (mac_id[3] << 24);
440 macid_hi = mac_id[4] + (mac_id[5] << 8);
441
442 writel(macid_hi, &mac_p->macaddr0hi);
443 writel(macid_lo, &mac_p->macaddr0lo);
444
445 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530446}
447
Simon Glass4afa85e2017-01-11 11:46:08 +0100448static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
449 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530450{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400451 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530452
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400453 if (!phydev->link) {
454 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100455 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400456 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530457
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400458 if (phydev->speed != 1000)
459 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300460 else
461 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530462
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400463 if (phydev->speed == 100)
464 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530465
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400466 if (phydev->duplex)
467 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000468
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400469 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530470
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400471 printf("Speed: %d, %s duplex%s\n", phydev->speed,
472 (phydev->duplex) ? "full" : "half",
473 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100474
Jim Liu4ef2a112024-04-08 16:50:17 +0800475#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800476 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
477 unsigned int start;
478
479 /* Indirect access to VR_MII_MMD registers */
480 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
481 /* Set PCS_Mode to SGMII */
482 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
483 /* Set Auto Speed Mode Change */
484 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
485 /* Indirect access to SR_MII_MMD registers */
486 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
487 /* Restart Auto-Negotiation */
488 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
489
490 printf("SGMII PHY Wait for link up \n");
491 /* SGMII PHY Wait for link up */
492 start = get_timer(0);
493 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
494 if (get_timer(start) >= LINK_UP_TIMEOUT) {
495 printf("PHY link up timeout\n");
496 return -ETIMEDOUT;
497 }
498 mdelay(1);
499 };
500 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800501 /* Pass all Multicast Frames */
502 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800503#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800504
Simon Glass4afa85e2017-01-11 11:46:08 +0100505 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530506}
507
Simon Glasse50c4d12015-04-05 16:07:40 -0600508static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530509{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530510 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400511 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530512
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400513 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
514 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530515
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400516 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530517}
518
Simon Glassc154fc02017-01-11 11:46:10 +0100519int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530520{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530521 struct eth_mac_regs *mac_p = priv->mac_regs_p;
522 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400523 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600524 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530525
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400526 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000527
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200528 /*
529 * When a MII PHY is used, we must set the PS bit for the DMA
530 * reset to succeed.
531 */
532 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
533 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
534 else
535 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
536
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400537 start = get_timer(0);
538 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500539 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300540 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600541 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300542 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200543
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400544 mdelay(100);
545 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530546
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800547 /*
548 * Soft reset above clears HW address registers.
549 * So we have to set it here once again.
550 */
551 _dw_write_hwaddr(priv, enetaddr);
552
Simon Glasse50c4d12015-04-05 16:07:40 -0600553 rx_descs_init(priv);
554 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530555
Ian Campbell4164b742014-05-08 22:26:35 +0100556 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530557
Sonic Zhangb917b622015-01-29 14:38:50 +0800558#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400559 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
560 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800561#else
562 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
563 &dma_p->opmode);
564#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530565
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400566 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530567
Sonic Zhang962c95c2015-01-29 13:37:31 +0800568#ifdef CONFIG_DW_AXI_BURST_LEN
569 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
570#endif
571
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400572 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600573 ret = phy_startup(priv->phydev);
574 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400575 printf("Could not initialize PHY %s\n",
576 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600577 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530578 }
579
Simon Glass4afa85e2017-01-11 11:46:08 +0100580 ret = dw_adjust_link(priv, mac_p, priv->phydev);
581 if (ret)
582 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530583
Simon Glass3240e942017-01-11 11:46:09 +0100584 return 0;
585}
586
Simon Glassc154fc02017-01-11 11:46:10 +0100587int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100588{
589 struct eth_mac_regs *mac_p = priv->mac_regs_p;
590
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400591 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600592 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530593
Armando Visconti038c9d52012-03-26 00:09:55 +0000594 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530595
596 return 0;
597}
598
Florian Fainelli65f686b2017-12-09 14:59:55 -0800599#define ETH_ZLEN 60
600
Simon Glasse50c4d12015-04-05 16:07:40 -0600601static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530602{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530603 struct eth_dma_regs *dma_p = priv->dma_regs_p;
604 u32 desc_num = priv->tx_currdescnum;
605 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200606 ulong desc_start = (ulong)desc_p;
607 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200608 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300609 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200610 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100611 /*
612 * Strictly we only need to invalidate the "txrx_status" field
613 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200614 * invalidate only 4 bytes, so we flush the entire descriptor,
615 * which is 16 bytes in total. This is safe because the
616 * individual descriptors in the array are each aligned to
617 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100618 */
Marek Vasut15193042014-09-15 01:05:23 +0200619 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400620
Vipin KUMAR1f873122010-06-29 10:53:34 +0530621 /* Check if the descriptor is owned by CPU */
622 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
623 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600624 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530625 }
626
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200627 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100628 if (length < ETH_ZLEN) {
629 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
630 length = ETH_ZLEN;
631 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530632
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400633 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200634 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400635
Vipin KUMAR1f873122010-06-29 10:53:34 +0530636#if defined(CONFIG_DW_ALTDESCRIPTOR)
637 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100638 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
639 ((length << DESC_TXCTRL_SIZE1SHFT) &
640 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530641
642 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
643 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
644#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100645 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
646 ((length << DESC_TXCTRL_SIZE1SHFT) &
647 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
648 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530649
650 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
651#endif
652
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400653 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200654 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400655
Vipin KUMAR1f873122010-06-29 10:53:34 +0530656 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500657 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530658 desc_num = 0;
659
660 priv->tx_currdescnum = desc_num;
661
662 /* Start the transmission */
663 writel(POLL_DATA, &dma_p->txpolldemand);
664
665 return 0;
666}
667
Simon Glass90e627b2015-04-05 16:07:41 -0600668static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530669{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400670 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530671 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600672 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200673 ulong desc_start = (ulong)desc_p;
674 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200675 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300676 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200677 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530678
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400679 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200680 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400681
682 status = desc_p->txrx_status;
683
Vipin KUMAR1f873122010-06-29 10:53:34 +0530684 /* Check if the owner is the CPU */
685 if (!(status & DESC_RXSTS_OWNBYDMA)) {
686
Marek Vasut4ab539a2015-12-20 03:59:23 +0100687 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530688 DESC_RXSTS_FRMLENSHFT;
689
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400690 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200691 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
692 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300693 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
694 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600695 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400696
Simon Glass90e627b2015-04-05 16:07:41 -0600697 return length;
698}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530699
Simon Glass90e627b2015-04-05 16:07:41 -0600700static int _dw_free_pkt(struct dw_eth_dev *priv)
701{
702 u32 desc_num = priv->rx_currdescnum;
703 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200704 ulong desc_start = (ulong)desc_p;
705 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600706 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800707 ulong data_start = desc_p->dmamac_addr;
708 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
709
710 /* Invalidate the descriptor buffer data */
711 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530712
Simon Glass90e627b2015-04-05 16:07:41 -0600713 /*
714 * Make the current descriptor valid again and go to
715 * the next one
716 */
717 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400718
Simon Glass90e627b2015-04-05 16:07:41 -0600719 /* Flush only status field - others weren't changed */
720 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530721
Simon Glass90e627b2015-04-05 16:07:41 -0600722 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500723 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600724 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530725 priv->rx_currdescnum = desc_num;
726
Simon Glass90e627b2015-04-05 16:07:41 -0600727 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530728}
729
Simon Glasse50c4d12015-04-05 16:07:40 -0600730static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530731{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400732 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100733 int ret;
734
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000735 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
736 eth_phy_set_mdio_bus(dev, NULL);
737
Tom Rinie4bb4a22022-11-27 10:25:07 -0500738#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100739 phydev = dm_eth_phy_connect(dev);
740 if (!phydev)
741 return -ENODEV;
742#else
743 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530744
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000745 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
746 phy_addr = eth_phy_get_addr(dev);
747
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400748#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200749 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530750#endif
751
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200752 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400753 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600754 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100755#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530756
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400757 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300758 if (priv->max_speed) {
759 ret = phy_set_supported(phydev, priv->max_speed);
760 if (ret)
761 return ret;
762 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400763 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530764
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400765 priv->phydev = phydev;
766 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530767
Simon Glasse50c4d12015-04-05 16:07:40 -0600768 return 0;
769}
Simon Glass90e627b2015-04-05 16:07:41 -0600770
Simon Glass90e627b2015-04-05 16:07:41 -0600771static int designware_eth_start(struct udevice *dev)
772{
Simon Glassfa20e932020-12-03 16:55:20 -0700773 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100774 struct dw_eth_dev *priv = dev_get_priv(dev);
775 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600776
Simon Glassc154fc02017-01-11 11:46:10 +0100777 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100778 if (ret)
779 return ret;
780 ret = designware_eth_enable(priv);
781 if (ret)
782 return ret;
783
784 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600785}
786
Simon Glassc154fc02017-01-11 11:46:10 +0100787int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600788{
789 struct dw_eth_dev *priv = dev_get_priv(dev);
790
791 return _dw_eth_send(priv, packet, length);
792}
793
Simon Glassc154fc02017-01-11 11:46:10 +0100794int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600795{
796 struct dw_eth_dev *priv = dev_get_priv(dev);
797
798 return _dw_eth_recv(priv, packetp);
799}
800
Simon Glassc154fc02017-01-11 11:46:10 +0100801int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600802{
803 struct dw_eth_dev *priv = dev_get_priv(dev);
804
805 return _dw_free_pkt(priv);
806}
807
Simon Glassc154fc02017-01-11 11:46:10 +0100808void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600809{
810 struct dw_eth_dev *priv = dev_get_priv(dev);
811
812 return _dw_eth_halt(priv);
813}
814
Simon Glassc154fc02017-01-11 11:46:10 +0100815int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600816{
Simon Glassfa20e932020-12-03 16:55:20 -0700817 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600818 struct dw_eth_dev *priv = dev_get_priv(dev);
819
820 return _dw_write_hwaddr(priv, pdata->enetaddr);
821}
822
Bin Menged89bd72015-09-11 03:24:35 -0700823static int designware_eth_bind(struct udevice *dev)
824{
Simon Glass900f0da2021-08-01 18:54:34 -0600825 if (IS_ENABLED(CONFIG_PCI)) {
826 static int num_cards;
827 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700828
Simon Glass900f0da2021-08-01 18:54:34 -0600829 /* Create a unique device name for PCI type devices */
830 if (device_is_on_pci_bus(dev)) {
831 sprintf(name, "eth_designware#%u", num_cards++);
832 device_set_name(dev, name);
833 }
Bin Menged89bd72015-09-11 03:24:35 -0700834 }
Bin Menged89bd72015-09-11 03:24:35 -0700835
836 return 0;
837}
838
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100839int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600840{
Simon Glassfa20e932020-12-03 16:55:20 -0700841 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600842 struct dw_eth_dev *priv = dev_get_priv(dev);
Marek Vasut46f02ca2025-02-22 21:33:21 +0100843 bool __maybe_unused bbmiiphy = false;
Nils Le Roux56b37e72023-12-02 10:39:49 +0100844 phys_addr_t iobase = pdata->iobase;
845 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200846 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800847 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100848#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200849 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100850
851 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200852 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
853 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100854 if (clock_nb > 0) {
855 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
856 GFP_KERNEL);
857 if (!priv->clocks)
858 return -ENOMEM;
859
860 for (i = 0; i < clock_nb; i++) {
861 err = clk_get_by_index(dev, i, &priv->clocks[i]);
862 if (err < 0)
863 break;
864
865 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300866 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100867 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100868 goto clk_err;
869 }
870 priv->clock_count++;
871 }
872 } else if (clock_nb != -ENOENT) {
873 pr_err("failed to get clock phandle(%d)\n", clock_nb);
874 return clock_nb;
875 }
876#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600877
Jacob Chen7ceacea2017-03-27 16:54:17 +0800878#if defined(CONFIG_DM_REGULATOR)
879 struct udevice *phy_supply;
880
881 ret = device_get_supply_regulator(dev, "phy-supply",
882 &phy_supply);
883 if (ret) {
884 debug("%s: No phy supply\n", dev->name);
885 } else {
886 ret = regulator_set_enable(phy_supply, true);
887 if (ret) {
888 puts("Error enabling phy supply\n");
889 return ret;
890 }
Michael Changb083ea42025-02-05 10:01:06 +0800891#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
892 int phy_uv;
893
894 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
895 if (phy_uv) {
896 ret = regulator_set_value(phy_supply, phy_uv);
897 if (ret) {
898 puts("Error setting phy voltage\n");
899 return ret;
900 }
901 }
902#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800903 }
904#endif
905
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800906 ret = reset_get_bulk(dev, &reset_bulk);
907 if (ret)
908 dev_warn(dev, "Can't get reset: %d\n", ret);
909 else
910 reset_deassert_bulk(&reset_bulk);
911
Bin Menged89bd72015-09-11 03:24:35 -0700912 /*
913 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700914 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700915 */
Simon Glass900f0da2021-08-01 18:54:34 -0600916 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100917 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700918
Nils Le Roux56b37e72023-12-02 10:39:49 +0100919 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
920 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
921
922 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700923 pdata->iobase = iobase;
924 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
925 }
Bin Menged89bd72015-09-11 03:24:35 -0700926
Nils Le Roux56b37e72023-12-02 10:39:49 +0100927 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
928 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200929 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
930 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600931 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300932 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600933
Michael Chang7af30d62025-01-17 18:45:40 +0800934#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
Marek Vasut46f02ca2025-02-22 21:33:21 +0100935 bbmiiphy = dev_read_bool(dev, "snps,bitbang-mii");
936 if (bbmiiphy) {
937 ret = dw_bb_mdio_init(dev->name, dev);
Michael Chang7af30d62025-01-17 18:45:40 +0800938 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100939 err = ret;
940 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800941 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100942 } else
943#endif
944 {
945#if IS_ENABLED(CONFIG_DM_MDIO)
946 ret = dw_dm_mdio_init(dev->name, dev);
947#else
948 ret = dw_mdio_init(dev->name, dev);
949#endif
Michael Chang7af30d62025-01-17 18:45:40 +0800950 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100951 err = ret;
952 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800953 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100954 priv->bus = miiphy_get_dev_by_name(dev->name);
955 priv->dev = dev;
Michael Chang7af30d62025-01-17 18:45:40 +0800956 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100957
Simon Glass90e627b2015-04-05 16:07:41 -0600958 ret = dw_phy_init(priv, dev);
959 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200960 if (!ret)
961 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600962
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200963 /* continue here for cleanup if no PHY found */
964 err = ret;
965 mdio_unregister(priv->bus);
Marek Vasuta6185522025-02-22 21:33:27 +0100966#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
967 if (bbmiiphy)
968 bb_miiphy_free(container_of(priv->bus, struct bb_miiphy_bus, mii));
969 else
970#endif
971 mdio_free(priv->bus);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200972mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100973
974#ifdef CONFIG_CLK
975clk_err:
976 ret = clk_release_all(priv->clocks, priv->clock_count);
977 if (ret)
978 pr_err("failed to disable all clocks\n");
979
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100980#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200981 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600982}
983
Bin Mengf0f02772015-10-07 21:32:38 -0700984static int designware_eth_remove(struct udevice *dev)
985{
986 struct dw_eth_dev *priv = dev_get_priv(dev);
987
988 free(priv->phydev);
989 mdio_unregister(priv->bus);
990 mdio_free(priv->bus);
991
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100992#ifdef CONFIG_CLK
993 return clk_release_all(priv->clocks, priv->clock_count);
994#else
Bin Mengf0f02772015-10-07 21:32:38 -0700995 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100996#endif
Bin Mengf0f02772015-10-07 21:32:38 -0700997}
998
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100999const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -06001000 .start = designware_eth_start,
1001 .send = designware_eth_send,
1002 .recv = designware_eth_recv,
1003 .free_pkt = designware_eth_free_pkt,
1004 .stop = designware_eth_stop,
1005 .write_hwaddr = designware_eth_write_hwaddr,
1006};
1007
Simon Glassaad29ae2020-12-03 16:55:21 -07001008int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -06001009{
Simon Glassfa20e932020-12-03 16:55:20 -07001010 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -07001011#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001012 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001013#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001014 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -07001015#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001016 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001017#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001018 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -06001019
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001020 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +02001021 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +02001022 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -06001023 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -06001024
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001025 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +03001026
Simon Glassfa4689a2019-12-06 21:41:35 -07001027#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +02001028 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001029 reset_flags |= GPIOD_ACTIVE_LOW;
1030
1031 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1032 &priv->reset_gpio, reset_flags);
1033 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +02001034 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1035 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001036 } else if (ret == -ENOENT) {
1037 ret = 0;
1038 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001039#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001040
1041 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -06001042}
1043
1044static const struct udevice_id designware_eth_ids[] = {
1045 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +02001046 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +01001047 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +03001048 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +08001049 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -06001050 { }
1051};
1052
Marek Vasut7e7e6172015-07-25 18:42:34 +02001053U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -06001054 .name = "eth_designware",
1055 .id = UCLASS_ETH,
1056 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001057 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -07001058 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -06001059 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -07001060 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -06001061 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001062 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001063 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -06001064 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1065};
Bin Menged89bd72015-09-11 03:24:35 -07001066
1067static struct pci_device_id supported[] = {
1068 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
1069 { }
1070};
1071
1072U_BOOT_PCI_DEVICE(eth_designware, supported);