blob: ef33b3ca1b4ad5fd929138edf2a26e59bdac8a7c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath7d744102011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070013#include <errno.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
Simon Glassccc03a72014-10-22 21:37:11 -060016#include <ns16550.h>
Faiz Abbas618ba9f2020-09-14 12:11:15 +053017#include <omap3_spi.h>
Tom Rini28591df2012-08-13 12:03:19 -070018#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000019#include <asm/arch/cpu.h>
20#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000021#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000022#include <asm/arch/ddr_defs.h>
23#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000024#include <asm/arch/gpio.h>
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +010025#include <asm/arch/i2c.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000026#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000027#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070028#include <asm/arch/sys_proto.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060029#include <asm/global_data.h>
Chandan Nath7d744102011-10-14 02:58:26 +000030#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070031#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070032#include <asm/gpio.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030033#include <asm/omap_common.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070034#include <i2c.h>
35#include <miiphy.h>
36#include <cpsw.h>
Simon Glassdbd79542020-05-10 11:40:11 -060037#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090038#include <linux/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040039#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000040#include <linux/usb/ch9.h>
41#include <linux/usb/gadget.h>
42#include <linux/usb/musb.h>
43#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040044#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000045
Brad Griffis4b025082019-04-29 09:59:30 +053046#define AM43XX_EMIF_BASE 0x4C000000
47#define AM43XX_SDRAM_CONFIG_OFFSET 0x8
48#define AM43XX_SDRAM_TYPE_MASK 0xE0000000
49#define AM43XX_SDRAM_TYPE_SHIFT 29
50#define AM43XX_SDRAM_TYPE_DDR3 3
51#define AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET 0xDC
52#define AM43XX_RDWRLVLFULL_START 0x80000000
53
Faiz Abbas618ba9f2020-09-14 12:11:15 +053054/* SPI flash. */
55#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
56#define AM33XX_SPI0_BASE 0x48030000
57#define AM33XX_SPI0_OFFSET (AM33XX_SPI0_BASE + OMAP4_MCSPI_REG_OFFSET)
58#endif
59
Chandan Nath7d744102011-10-14 02:58:26 +000060DECLARE_GLOBAL_DATA_PTR;
61
Tom Rinifbb25522017-05-16 14:46:35 -040062int dram_init(void)
63{
64#ifndef CONFIG_SKIP_LOWLEVEL_INIT
65 sdram_init();
66#endif
67
68 /* dram_init must store complete ramsize in gd->ram_size */
69 gd->ram_size = get_ram_size(
70 (void *)CONFIG_SYS_SDRAM_BASE,
71 CONFIG_MAX_RAM_BANK_SIZE);
72 return 0;
73}
74
75int dram_init_banksize(void)
76{
77 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
78 gd->bd->bi_dram[0].size = gd->ram_size;
79
80 return 0;
81}
82
Tom Rini18dc02e2015-12-06 11:09:59 -050083#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb75b15b2020-12-03 16:55:23 -070084static const struct ns16550_plat am33xx_serial[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010085 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
86 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040087# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher06f108e2017-01-18 08:05:49 +010088 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
89 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040090# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher06f108e2017-01-18 08:05:49 +010091 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
92 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
93 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
94 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
95 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
96 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
97 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
98 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glassccc03a72014-10-22 21:37:11 -060099# endif
Tom Rini5ba15962015-07-31 19:55:08 -0400100# endif
Simon Glassccc03a72014-10-22 21:37:11 -0600101};
102
Simon Glass1d8364a2020-12-28 20:34:54 -0700103U_BOOT_DRVINFOS(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -0500104 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -0600105# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -0500106 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -0600107# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -0500108 { "ns16550_serial", &am33xx_serial[2] },
109 { "ns16550_serial", &am33xx_serial[3] },
110 { "ns16550_serial", &am33xx_serial[4] },
111 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -0600112# endif
113# endif
114};
Tom Rini937fd032016-01-05 12:17:15 -0500115
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100116#ifdef CONFIG_DM_I2C
Simon Glassb75b15b2020-12-03 16:55:23 -0700117static const struct omap_i2c_plat am33xx_i2c[] = {
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100118 { I2C_BASE1, 100000, OMAP_I2C_REV_V2},
119 { I2C_BASE2, 100000, OMAP_I2C_REV_V2},
120 { I2C_BASE3, 100000, OMAP_I2C_REV_V2},
121};
122
Simon Glass1d8364a2020-12-28 20:34:54 -0700123U_BOOT_DRVINFOS(am33xx_i2c) = {
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100124 { "i2c_omap", &am33xx_i2c[0] },
125 { "i2c_omap", &am33xx_i2c[1] },
126 { "i2c_omap", &am33xx_i2c[2] },
127};
128#endif
129
Simon Glassfa4689a2019-12-06 21:41:35 -0700130#if CONFIG_IS_ENABLED(DM_GPIO)
Simon Glassb75b15b2020-12-03 16:55:23 -0700131static const struct omap_gpio_plat am33xx_gpio[] = {
Tom Rini937fd032016-01-05 12:17:15 -0500132 { 0, AM33XX_GPIO0_BASE },
133 { 1, AM33XX_GPIO1_BASE },
134 { 2, AM33XX_GPIO2_BASE },
135 { 3, AM33XX_GPIO3_BASE },
136#ifdef CONFIG_AM43XX
137 { 4, AM33XX_GPIO4_BASE },
138 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -0400139#endif
Tom Rini937fd032016-01-05 12:17:15 -0500140};
Simon Glassccc03a72014-10-22 21:37:11 -0600141
Simon Glass1d8364a2020-12-28 20:34:54 -0700142U_BOOT_DRVINFOS(am33xx_gpios) = {
Tom Rini937fd032016-01-05 12:17:15 -0500143 { "gpio_omap", &am33xx_gpio[0] },
144 { "gpio_omap", &am33xx_gpio[1] },
145 { "gpio_omap", &am33xx_gpio[2] },
146 { "gpio_omap", &am33xx_gpio[3] },
147#ifdef CONFIG_AM43XX
148 { "gpio_omap", &am33xx_gpio[4] },
149 { "gpio_omap", &am33xx_gpio[5] },
150#endif
Faiz Abbas618ba9f2020-09-14 12:11:15 +0530151};
152#endif
153#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
154static const struct omap3_spi_plat omap3_spi_pdata = {
155 .regs = (struct mcspi *)AM33XX_SPI0_OFFSET,
156 .pin_dir = MCSPI_PINDIR_D0_IN_D1_OUT,
157};
158
Simon Glass1d8364a2020-12-28 20:34:54 -0700159U_BOOT_DRVINFO(am33xx_spi) = {
Faiz Abbas618ba9f2020-09-14 12:11:15 +0530160 .name = "omap3_spi",
Simon Glass71fa5b42020-12-03 16:55:18 -0700161 .plat = &omap3_spi_pdata,
Tom Rini937fd032016-01-05 12:17:15 -0500162};
163#endif
164#endif
Simon Glass91d03902014-10-22 21:37:10 -0600165
Simon Glassfa4689a2019-12-06 21:41:35 -0700166#if !CONFIG_IS_ENABLED(DM_GPIO)
Dave Gerlach00822ca2014-02-10 11:41:49 -0500167static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -0400168 { (void *)AM33XX_GPIO0_BASE },
169 { (void *)AM33XX_GPIO1_BASE },
170 { (void *)AM33XX_GPIO2_BASE },
171 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500172#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400173 { (void *)AM33XX_GPIO4_BASE },
174 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500175#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000176};
177
178const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600179#endif
180
Jean-Jacques Hiblote0e319a2017-02-01 11:39:14 +0100181#if defined(CONFIG_MMC_OMAP_HS)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900182int cpu_mmc_init(struct bd_info *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000183{
Tom Rini0dc71d12012-08-08 10:31:08 -0700184 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000185
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000186 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700187 if (ret)
188 return ret;
189
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000190 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000191}
192#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000193
Tero Kristo5d6acae2018-03-17 13:32:52 +0530194/*
195 * RTC only with DDR in self-refresh mode magic value, checked against during
196 * boot to see if we have a valid config. This should be in sync with the value
197 * that will be in drivers/soc/ti/pm33xx.c.
198 */
199#define RTC_MAGIC_VAL 0x8cd0
200
201/* Board type field bit shift for RTC only with DDR in self-refresh mode */
202#define RTC_BOARD_TYPE_SHIFT 16
203
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000204/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200205#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N62781062016-11-17 14:38:07 +0530206 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100207 (!CONFIG_IS_ENABLED(DM_USB) || !CONFIG_IS_ENABLED(OF_CONTROL)) && \
208 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_MUSB_NEW_SUPPORT))
209
210static struct musb_hdrc_config musb_config = {
211 .multipoint = 1,
212 .dyn_fifo = 1,
213 .num_eps = 16,
214 .ram_bits = 12,
215};
216
217#if CONFIG_IS_ENABLED(DM_USB) && !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb75b15b2020-12-03 16:55:23 -0700218static struct ti_musb_plat usb0 = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100219 .base = (void *)USB0_OTG_BASE,
220 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl0,
221 .plat = {
222 .config = &musb_config,
223 .power = 50,
224 .platform_ops = &musb_dsps_ops,
225 },
226};
227
Simon Glassb75b15b2020-12-03 16:55:23 -0700228static struct ti_musb_plat usb1 = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100229 .base = (void *)USB1_OTG_BASE,
230 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl1,
231 .plat = {
232 .config = &musb_config,
233 .power = 50,
234 .platform_ops = &musb_dsps_ops,
235 },
236};
237
Simon Glass1d8364a2020-12-28 20:34:54 -0700238U_BOOT_DRVINFOS(am33xx_usbs) = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100239#if CONFIG_AM335X_USB0_MODE == MUSB_PERIPHERAL
240 { "ti-musb-peripheral", &usb0 },
241#elif CONFIG_AM335X_USB0_MODE == MUSB_HOST
242 { "ti-musb-host", &usb0 },
243#endif
244#if CONFIG_AM335X_USB1_MODE == MUSB_PERIPHERAL
245 { "ti-musb-peripheral", &usb1 },
246#elif CONFIG_AM335X_USB1_MODE == MUSB_HOST
247 { "ti-musb-host", &usb1 },
248#endif
249};
250
251int arch_misc_init(void)
252{
253 return 0;
254}
255#else
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000256static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
257
258/* USB 2.0 PHY Control */
259#define CM_PHY_PWRDN (1 << 0)
260#define CM_PHY_OTG_PWRDN (1 << 1)
261#define OTGVDET_EN (1 << 19)
262#define OTGSESSENDEN (1 << 20)
263
264static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
265{
266 if (on) {
267 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
268 OTGVDET_EN | OTGSESSENDEN);
269 } else {
270 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
271 }
272}
273
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000274#ifdef CONFIG_AM335X_USB0
Mugunthan V N9224f612016-11-17 14:38:10 +0530275static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000276{
277 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
278}
279
280struct omap_musb_board_data otg0_board_data = {
281 .set_phy_power = am33xx_otg0_set_phy_power,
282};
283
284static struct musb_hdrc_platform_data otg0_plat = {
285 .mode = CONFIG_AM335X_USB0_MODE,
286 .config = &musb_config,
287 .power = 50,
288 .platform_ops = &musb_dsps_ops,
289 .board_data = &otg0_board_data,
290};
291#endif
292
293#ifdef CONFIG_AM335X_USB1
Mugunthan V N9224f612016-11-17 14:38:10 +0530294static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000295{
296 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
297}
298
299struct omap_musb_board_data otg1_board_data = {
300 .set_phy_power = am33xx_otg1_set_phy_power,
301};
302
303static struct musb_hdrc_platform_data otg1_plat = {
304 .mode = CONFIG_AM335X_USB1_MODE,
305 .config = &musb_config,
306 .power = 50,
307 .platform_ops = &musb_dsps_ops,
308 .board_data = &otg1_board_data,
309};
310#endif
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000311
312int arch_misc_init(void)
313{
314#ifdef CONFIG_AM335X_USB0
315 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000316 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000317#endif
318#ifdef CONFIG_AM335X_USB1
319 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000320 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000321#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800322 return 0;
323}
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100324#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800325
326#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
327
328int arch_misc_init(void)
329{
Mugunthan V N4b1d29a2016-11-17 14:38:09 +0530330 struct udevice *dev;
331 int ret;
332
333 ret = uclass_first_device(UCLASS_MISC, &dev);
334 if (ret || !dev)
335 return ret;
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530336
337#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
338 ret = usb_ether_init();
339 if (ret) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900340 pr_err("USB ether init failed\n");
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530341 return ret;
342 }
343#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800344
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000345 return 0;
346}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200347
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800348#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
349
Tom Rini8de09df2014-04-09 08:25:57 -0400350#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo5d6acae2018-03-17 13:32:52 +0530351
352#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
353 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
354static void rtc32k_unlock(struct davinci_rtc *rtc)
355{
356 /*
357 * Unlock the RTC's registers. For more details please see the
358 * RTC_SS section of the TRM. In order to unlock we need to
359 * write these specific values (keys) in this order.
360 */
361 writel(RTC_KICK0R_WE, &rtc->kick0r);
362 writel(RTC_KICK1R_WE, &rtc->kick1r);
363}
364#endif
365
366#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
367/*
368 * Write contents of the RTC_SCRATCH1 register based on board type
369 * Two things are passed
370 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
371 * control gets to kernel, kernel reads the scratchpad register and gets to
372 * know that bootloader has rtc_only support.
373 *
374 * Second important thing is the board type (16:31). This is needed in the
375 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
376 * identify the board type and we go ahead and copy the board strings to
377 * am43xx_board_name.
378 */
379void update_rtc_magic(void)
380{
381 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
382 u32 magic = RTC_MAGIC_VAL;
383
384 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
385
386 rtc32k_unlock(rtc);
387
388 /* write magic */
389 writel(magic, &rtc->scratch1);
390}
391#endif
392
Tom Riniac8fdf92013-08-30 16:28:44 -0400393/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400394 * In the case of non-SPL based booting we'll want to call these
395 * functions a tiny bit later as it will require gd to be set and cleared
396 * and that's not true in s_init in this case so we cannot do it there.
397 */
398int board_early_init_f(void)
399{
Tom Rini9fec9ae2014-05-21 12:57:22 -0400400 set_mux_conf_regs();
Marek Vasut0de45b82019-05-25 22:40:35 +0200401 prcm_init();
Tero Kristo5d6acae2018-03-17 13:32:52 +0530402#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
403 update_rtc_magic();
404#endif
Tom Rini9fec9ae2014-05-21 12:57:22 -0400405 return 0;
406}
407
408/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400409 * This function is the place to do per-board things such as ramp up the
410 * MPU clock frequency.
411 */
412__weak void am33xx_spl_board_init(void)
413{
414}
415
Heiko Schocher2233e462013-11-04 14:05:00 +0100416#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530417static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200418{
Tom Rini56424eb2013-08-28 09:00:28 -0400419 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200420
Tero Kristo5d6acae2018-03-17 13:32:52 +0530421 rtc32k_unlock(rtc);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200422
423 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
424 writel((1 << 3) | (1 << 6), &rtc->osc);
425}
Heiko Schocher2233e462013-11-04 14:05:00 +0100426#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200427
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530428static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200429{
430 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
431 u32 regval;
432
433 regval = readl(&uart_base->uartsyscfg);
434 regval |= UART_RESET;
435 writel(regval, &uart_base->uartsyscfg);
436 while ((readl(&uart_base->uartsyssts) &
437 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
438 ;
439
440 /* Disable smart idle */
441 regval = readl(&uart_base->uartsyscfg);
442 regval |= UART_SMART_IDLE_EN;
443 writel(regval, &uart_base->uartsyscfg);
444}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530445
446static void watchdog_disable(void)
447{
448 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
449
450 writel(0xAAAA, &wdtimer->wdtwspr);
451 while (readl(&wdtimer->wdtwwps) != 0x0)
452 ;
453 writel(0x5555, &wdtimer->wdtwspr);
454 while (readl(&wdtimer->wdtwwps) != 0x0)
455 ;
456}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530457
Tero Kristo5d6acae2018-03-17 13:32:52 +0530458#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
459/*
460 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
461 */
462static void rtc_only(void)
463{
464 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dillbe5bacc2018-03-20 12:23:00 +0530465 struct prm_device_inst *prm_device =
466 (struct prm_device_inst *)PRM_DEVICE_INST;
467
Brad Griffis4b025082019-04-29 09:59:30 +0530468 u32 scratch1, sdrc;
Tero Kristo5d6acae2018-03-17 13:32:52 +0530469 void (*resume_func)(void);
470
471 scratch1 = readl(&rtc->scratch1);
472
473 /*
474 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
475 * written to this register when we want to wake up from RTC only
476 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
477 * bits 0-15: RTC_MAGIC_VAL
478 * bits 16-31: board type (needed for sdram_init)
479 */
480 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
481 return;
482
483 rtc32k_unlock(rtc);
484
485 /* Clear RTC magic */
486 writel(0, &rtc->scratch1);
487
488 /*
489 * Update board type based on value stored on RTC_SCRATCH1, this
490 * is done so that we don't need to read the board type from eeprom
491 * over i2c bus which is expensive
492 */
493 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
494
Russ Dillbe5bacc2018-03-20 12:23:00 +0530495 /*
496 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
497 * are resuming from self-refresh. This avoids an unnecessary re-init
498 * of the DDR. The re-init takes time and we would need to wait for
499 * it to complete before accessing DDR to avoid L3 NOC errors.
500 */
501 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
502
Tero Kristo5d6acae2018-03-17 13:32:52 +0530503 rtc_only_prcm_init();
504 sdram_init();
505
Brad Griffis4b025082019-04-29 09:59:30 +0530506 /* Check EMIF4D_SDRAM_CONFIG[31:29] SDRAM_TYPE */
507 /* Only perform leveling if SDRAM_TYPE = 3 (DDR3) */
508 sdrc = readl(AM43XX_EMIF_BASE + AM43XX_SDRAM_CONFIG_OFFSET);
509
510 sdrc &= AM43XX_SDRAM_TYPE_MASK;
511 sdrc >>= AM43XX_SDRAM_TYPE_SHIFT;
512
513 if (sdrc == AM43XX_SDRAM_TYPE_DDR3) {
514 writel(AM43XX_RDWRLVLFULL_START,
515 AM43XX_EMIF_BASE +
516 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
517 mdelay(1);
518
519am43xx_wait:
520 sdrc = readl(AM43XX_EMIF_BASE +
521 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
522 if (sdrc == AM43XX_RDWRLVLFULL_START)
523 goto am43xx_wait;
524 }
525
Tero Kristo5d6acae2018-03-17 13:32:52 +0530526 resume_func = (void *)readl(&rtc->scratch0);
527 if (resume_func)
528 resume_func();
529}
530#endif
531
Lokesh Vutlab5056182016-10-14 10:35:23 +0530532void s_init(void)
Simon Glass0c078ea2015-03-03 08:03:02 -0700533{
Tero Kristo5d6acae2018-03-17 13:32:52 +0530534#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
535 rtc_only();
536#endif
Simon Glass0c078ea2015-03-03 08:03:02 -0700537}
Simon Glass0c078ea2015-03-03 08:03:02 -0700538
Lokesh Vutlab5056182016-10-14 10:35:23 +0530539void early_system_init(void)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530540{
541 /*
542 * The ROM will only have set up sufficient pinmux to allow for the
543 * first 4KiB NOR to be read, we must finish doing what we know of
544 * the NOR mux in this space in order to continue.
545 */
546#ifdef CONFIG_NOR_BOOT
547 enable_norboot_pin_mux();
548#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530549 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530550 set_uart_mux_conf();
Lokesh Vutlad33266b2016-10-14 10:35:24 +0530551 setup_early_clocks();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530552 uart_soft_reset();
Lokesh Vutlaca23da12017-06-27 13:50:56 +0530553#ifdef CONFIG_SPL_BUILD
554 /*
555 * Save the boot parameters passed from romcode.
556 * We cannot delay the saving further than this,
557 * to prevent overwrites.
558 */
559 save_omap_boot_params();
560#endif
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +0530561#ifdef CONFIG_DEBUG_UART_OMAP
562 debug_uart_init();
563#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100564
Faiz Abbas3e73a182018-01-24 14:44:49 +0530565#ifdef CONFIG_SPL_BUILD
566 spl_early_init();
567#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100568
569#ifdef CONFIG_TI_I2C_BOARD_DETECT
570 do_board_detect();
571#endif
572
Heiko Schocher2233e462013-11-04 14:05:00 +0100573#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530574 /* Enable RTC32K clock */
575 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100576#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530577}
Lokesh Vutlab5056182016-10-14 10:35:23 +0530578
579#ifdef CONFIG_SPL_BUILD
580void board_init_f(ulong dummy)
581{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300582 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530583 early_system_init();
584 board_early_init_f();
585 sdram_init();
Lokesh Vutlabed46ef2017-04-18 17:27:24 +0530586 /* dram_init must store complete ramsize in gd->ram_size */
587 gd->ram_size = get_ram_size(
588 (void *)CONFIG_SYS_SDRAM_BASE,
589 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlab5056182016-10-14 10:35:23 +0530590}
Tom Rini35c616c2014-03-05 14:57:47 -0500591#endif
Lokesh Vutlab5056182016-10-14 10:35:23 +0530592
593#endif
594
595int arch_cpu_init_dm(void)
596{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300597 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530598#ifndef CONFIG_SKIP_LOWLEVEL_INIT
599 early_system_init();
600#endif
601 return 0;
602}