Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 1 | /* |
| 2 | * board.c |
| 3 | * |
| 4 | * Common board functions for AM33XX based boards |
| 5 | * |
| 6 | * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/ |
| 7 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <common.h> |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 12 | #include <dm.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 13 | #include <errno.h> |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 14 | #include <ns16550.h> |
Tom Rini | 28591df | 2012-08-13 12:03:19 -0700 | [diff] [blame] | 15 | #include <spl.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 16 | #include <asm/arch/cpu.h> |
| 17 | #include <asm/arch/hardware.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 18 | #include <asm/arch/omap.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 19 | #include <asm/arch/ddr_defs.h> |
| 20 | #include <asm/arch/clock.h> |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 21 | #include <asm/arch/gpio.h> |
Ilya Yanok | 2ebbb86 | 2012-11-06 13:06:30 +0000 | [diff] [blame] | 22 | #include <asm/arch/mem.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 23 | #include <asm/arch/mmc_host_def.h> |
Tom Rini | 7a24772 | 2012-07-31 10:50:01 -0700 | [diff] [blame] | 24 | #include <asm/arch/sys_proto.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 25 | #include <asm/io.h> |
Tom Rini | 3fd4456 | 2012-07-03 08:51:34 -0700 | [diff] [blame] | 26 | #include <asm/emif.h> |
Tom Rini | 4b30240 | 2012-07-31 08:55:01 -0700 | [diff] [blame] | 27 | #include <asm/gpio.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 28 | #include <i2c.h> |
| 29 | #include <miiphy.h> |
| 30 | #include <cpsw.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 31 | #include <linux/errno.h> |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 32 | #include <linux/compiler.h> |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 33 | #include <linux/usb/ch9.h> |
| 34 | #include <linux/usb/gadget.h> |
| 35 | #include <linux/usb/musb.h> |
| 36 | #include <asm/omap_musb.h> |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 37 | #include <asm/davinci_rtc.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 38 | |
| 39 | DECLARE_GLOBAL_DATA_PTR; |
| 40 | |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 41 | #if !CONFIG_IS_ENABLED(OF_CONTROL) |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 42 | static const struct ns16550_platdata am33xx_serial[] = { |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 43 | { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2, |
| 44 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 45 | # ifdef CONFIG_SYS_NS16550_COM2 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 46 | { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2, |
| 47 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 48 | # ifdef CONFIG_SYS_NS16550_COM3 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 49 | { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2, |
| 50 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 51 | { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2, |
| 52 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 53 | { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2, |
| 54 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 55 | { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2, |
| 56 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 57 | # endif |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 58 | # endif |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 59 | }; |
| 60 | |
| 61 | U_BOOT_DEVICES(am33xx_uarts) = { |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 62 | { "ns16550_serial", &am33xx_serial[0] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 63 | # ifdef CONFIG_SYS_NS16550_COM2 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 64 | { "ns16550_serial", &am33xx_serial[1] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 65 | # ifdef CONFIG_SYS_NS16550_COM3 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 66 | { "ns16550_serial", &am33xx_serial[2] }, |
| 67 | { "ns16550_serial", &am33xx_serial[3] }, |
| 68 | { "ns16550_serial", &am33xx_serial[4] }, |
| 69 | { "ns16550_serial", &am33xx_serial[5] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 70 | # endif |
| 71 | # endif |
| 72 | }; |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 73 | |
| 74 | #ifdef CONFIG_DM_GPIO |
| 75 | static const struct omap_gpio_platdata am33xx_gpio[] = { |
| 76 | { 0, AM33XX_GPIO0_BASE }, |
| 77 | { 1, AM33XX_GPIO1_BASE }, |
| 78 | { 2, AM33XX_GPIO2_BASE }, |
| 79 | { 3, AM33XX_GPIO3_BASE }, |
| 80 | #ifdef CONFIG_AM43XX |
| 81 | { 4, AM33XX_GPIO4_BASE }, |
| 82 | { 5, AM33XX_GPIO5_BASE }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 83 | #endif |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 84 | }; |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 85 | |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 86 | U_BOOT_DEVICES(am33xx_gpios) = { |
| 87 | { "gpio_omap", &am33xx_gpio[0] }, |
| 88 | { "gpio_omap", &am33xx_gpio[1] }, |
| 89 | { "gpio_omap", &am33xx_gpio[2] }, |
| 90 | { "gpio_omap", &am33xx_gpio[3] }, |
| 91 | #ifdef CONFIG_AM43XX |
| 92 | { "gpio_omap", &am33xx_gpio[4] }, |
| 93 | { "gpio_omap", &am33xx_gpio[5] }, |
| 94 | #endif |
| 95 | }; |
| 96 | #endif |
| 97 | #endif |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 98 | |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 99 | #ifndef CONFIG_DM_GPIO |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 100 | static const struct gpio_bank gpio_bank_am33xx[] = { |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 101 | { (void *)AM33XX_GPIO0_BASE }, |
| 102 | { (void *)AM33XX_GPIO1_BASE }, |
| 103 | { (void *)AM33XX_GPIO2_BASE }, |
| 104 | { (void *)AM33XX_GPIO3_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 105 | #ifdef CONFIG_AM43XX |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 106 | { (void *)AM33XX_GPIO4_BASE }, |
| 107 | { (void *)AM33XX_GPIO5_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 108 | #endif |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 109 | }; |
| 110 | |
| 111 | const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx; |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 112 | #endif |
| 113 | |
Jean-Jacques Hiblot | e0e319a | 2017-02-01 11:39:14 +0100 | [diff] [blame^] | 114 | #if defined(CONFIG_MMC_OMAP_HS) |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 115 | int cpu_mmc_init(bd_t *bis) |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 116 | { |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 117 | int ret; |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 118 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 119 | ret = omap_mmc_init(0, 0, 0, -1, -1); |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 120 | if (ret) |
| 121 | return ret; |
| 122 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 123 | return omap_mmc_init(1, 0, 0, -1, -1); |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 124 | } |
| 125 | #endif |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 126 | |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 127 | /* AM33XX has two MUSB controllers which can be host or gadget */ |
Paul Kocialkowski | f34dfcb | 2015-08-04 17:04:06 +0200 | [diff] [blame] | 128 | #if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \ |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 129 | (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \ |
| 130 | (!defined(CONFIG_DM_USB)) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 131 | static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE; |
| 132 | |
| 133 | /* USB 2.0 PHY Control */ |
| 134 | #define CM_PHY_PWRDN (1 << 0) |
| 135 | #define CM_PHY_OTG_PWRDN (1 << 1) |
| 136 | #define OTGVDET_EN (1 << 19) |
| 137 | #define OTGSESSENDEN (1 << 20) |
| 138 | |
| 139 | static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr) |
| 140 | { |
| 141 | if (on) { |
| 142 | clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN, |
| 143 | OTGVDET_EN | OTGSESSENDEN); |
| 144 | } else { |
| 145 | clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN); |
| 146 | } |
| 147 | } |
| 148 | |
| 149 | static struct musb_hdrc_config musb_config = { |
| 150 | .multipoint = 1, |
| 151 | .dyn_fifo = 1, |
| 152 | .num_eps = 16, |
| 153 | .ram_bits = 12, |
| 154 | }; |
| 155 | |
| 156 | #ifdef CONFIG_AM335X_USB0 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 157 | static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 158 | { |
| 159 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0); |
| 160 | } |
| 161 | |
| 162 | struct omap_musb_board_data otg0_board_data = { |
| 163 | .set_phy_power = am33xx_otg0_set_phy_power, |
| 164 | }; |
| 165 | |
| 166 | static struct musb_hdrc_platform_data otg0_plat = { |
| 167 | .mode = CONFIG_AM335X_USB0_MODE, |
| 168 | .config = &musb_config, |
| 169 | .power = 50, |
| 170 | .platform_ops = &musb_dsps_ops, |
| 171 | .board_data = &otg0_board_data, |
| 172 | }; |
| 173 | #endif |
| 174 | |
| 175 | #ifdef CONFIG_AM335X_USB1 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 176 | static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 177 | { |
| 178 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1); |
| 179 | } |
| 180 | |
| 181 | struct omap_musb_board_data otg1_board_data = { |
| 182 | .set_phy_power = am33xx_otg1_set_phy_power, |
| 183 | }; |
| 184 | |
| 185 | static struct musb_hdrc_platform_data otg1_plat = { |
| 186 | .mode = CONFIG_AM335X_USB1_MODE, |
| 187 | .config = &musb_config, |
| 188 | .power = 50, |
| 189 | .platform_ops = &musb_dsps_ops, |
| 190 | .board_data = &otg1_board_data, |
| 191 | }; |
| 192 | #endif |
| 193 | #endif |
| 194 | |
| 195 | int arch_misc_init(void) |
| 196 | { |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 197 | #ifndef CONFIG_DM_USB |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 198 | #ifdef CONFIG_AM335X_USB0 |
| 199 | musb_register(&otg0_plat, &otg0_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 200 | (void *)USB0_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 201 | #endif |
| 202 | #ifdef CONFIG_AM335X_USB1 |
| 203 | musb_register(&otg1_plat, &otg1_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 204 | (void *)USB1_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 205 | #endif |
Mugunthan V N | 4b1d29a | 2016-11-17 14:38:09 +0530 | [diff] [blame] | 206 | #else |
| 207 | struct udevice *dev; |
| 208 | int ret; |
| 209 | |
| 210 | ret = uclass_first_device(UCLASS_MISC, &dev); |
| 211 | if (ret || !dev) |
| 212 | return ret; |
Mugunthan V N | 6ad84ba | 2016-11-17 14:38:13 +0530 | [diff] [blame] | 213 | |
| 214 | #if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER) |
| 215 | ret = usb_ether_init(); |
| 216 | if (ret) { |
| 217 | error("USB ether init failed\n"); |
| 218 | return ret; |
| 219 | } |
| 220 | #endif |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 221 | #endif |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 222 | return 0; |
| 223 | } |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 224 | |
Tom Rini | 8de09df | 2014-04-09 08:25:57 -0400 | [diff] [blame] | 225 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 226 | /* |
Tom Rini | 9fec9ae | 2014-05-21 12:57:22 -0400 | [diff] [blame] | 227 | * In the case of non-SPL based booting we'll want to call these |
| 228 | * functions a tiny bit later as it will require gd to be set and cleared |
| 229 | * and that's not true in s_init in this case so we cannot do it there. |
| 230 | */ |
| 231 | int board_early_init_f(void) |
| 232 | { |
| 233 | prcm_init(); |
| 234 | set_mux_conf_regs(); |
| 235 | |
| 236 | return 0; |
| 237 | } |
| 238 | |
| 239 | /* |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 240 | * This function is the place to do per-board things such as ramp up the |
| 241 | * MPU clock frequency. |
| 242 | */ |
| 243 | __weak void am33xx_spl_board_init(void) |
| 244 | { |
Steve Kipisz | 5adac35 | 2013-08-14 10:51:31 -0400 | [diff] [blame] | 245 | do_setup_dpll(&dpll_core_regs, &dpll_core_opp100); |
| 246 | do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100); |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 247 | } |
| 248 | |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 249 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 250 | static void rtc32k_enable(void) |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 251 | { |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 252 | struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE; |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 253 | |
| 254 | /* |
| 255 | * Unlock the RTC's registers. For more details please see the |
| 256 | * RTC_SS section of the TRM. In order to unlock we need to |
| 257 | * write these specific values (keys) in this order. |
| 258 | */ |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 259 | writel(RTC_KICK0R_WE, &rtc->kick0r); |
| 260 | writel(RTC_KICK1R_WE, &rtc->kick1r); |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 261 | |
| 262 | /* Enable the RTC 32K OSC by setting bits 3 and 6. */ |
| 263 | writel((1 << 3) | (1 << 6), &rtc->osc); |
| 264 | } |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 265 | #endif |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 266 | |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 267 | static void uart_soft_reset(void) |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 268 | { |
| 269 | struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE; |
| 270 | u32 regval; |
| 271 | |
| 272 | regval = readl(&uart_base->uartsyscfg); |
| 273 | regval |= UART_RESET; |
| 274 | writel(regval, &uart_base->uartsyscfg); |
| 275 | while ((readl(&uart_base->uartsyssts) & |
| 276 | UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK) |
| 277 | ; |
| 278 | |
| 279 | /* Disable smart idle */ |
| 280 | regval = readl(&uart_base->uartsyscfg); |
| 281 | regval |= UART_SMART_IDLE_EN; |
| 282 | writel(regval, &uart_base->uartsyscfg); |
| 283 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 284 | |
| 285 | static void watchdog_disable(void) |
| 286 | { |
| 287 | struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE; |
| 288 | |
| 289 | writel(0xAAAA, &wdtimer->wdtwspr); |
| 290 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 291 | ; |
| 292 | writel(0x5555, &wdtimer->wdtwspr); |
| 293 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 294 | ; |
| 295 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 296 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 297 | void s_init(void) |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 298 | { |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 299 | } |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 300 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 301 | void early_system_init(void) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 302 | { |
| 303 | /* |
| 304 | * The ROM will only have set up sufficient pinmux to allow for the |
| 305 | * first 4KiB NOR to be read, we must finish doing what we know of |
| 306 | * the NOR mux in this space in order to continue. |
| 307 | */ |
| 308 | #ifdef CONFIG_NOR_BOOT |
| 309 | enable_norboot_pin_mux(); |
| 310 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 311 | watchdog_disable(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 312 | set_uart_mux_conf(); |
Lokesh Vutla | d33266b | 2016-10-14 10:35:24 +0530 | [diff] [blame] | 313 | setup_early_clocks(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 314 | uart_soft_reset(); |
Lokesh Vutla | 93e0f5b | 2016-10-14 10:35:25 +0530 | [diff] [blame] | 315 | #ifdef CONFIG_TI_I2C_BOARD_DETECT |
| 316 | do_board_detect(); |
| 317 | #endif |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 318 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 319 | /* Enable RTC32K clock */ |
| 320 | rtc32k_enable(); |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 321 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 322 | } |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 323 | |
| 324 | #ifdef CONFIG_SPL_BUILD |
| 325 | void board_init_f(ulong dummy) |
| 326 | { |
| 327 | early_system_init(); |
| 328 | board_early_init_f(); |
| 329 | sdram_init(); |
| 330 | } |
Tom Rini | 35c616c | 2014-03-05 14:57:47 -0500 | [diff] [blame] | 331 | #endif |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 332 | |
| 333 | #endif |
| 334 | |
| 335 | int arch_cpu_init_dm(void) |
| 336 | { |
| 337 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 338 | early_system_init(); |
| 339 | #endif |
| 340 | return 0; |
| 341 | } |