Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 2 | /* |
| 3 | * board.c |
| 4 | * |
| 5 | * Common board functions for AM33XX based boards |
| 6 | * |
| 7 | * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/ |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 11 | #include <dm.h> |
Lokesh Vutla | 1d3bfcd | 2017-05-05 13:45:28 +0530 | [diff] [blame] | 12 | #include <debug_uart.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 13 | #include <errno.h> |
Simon Glass | 8e16b1e | 2019-12-28 10:45:05 -0700 | [diff] [blame] | 14 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame^] | 15 | #include <net.h> |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 16 | #include <ns16550.h> |
Tom Rini | 28591df | 2012-08-13 12:03:19 -0700 | [diff] [blame] | 17 | #include <spl.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 18 | #include <asm/arch/cpu.h> |
| 19 | #include <asm/arch/hardware.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 20 | #include <asm/arch/omap.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 21 | #include <asm/arch/ddr_defs.h> |
| 22 | #include <asm/arch/clock.h> |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 23 | #include <asm/arch/gpio.h> |
Jean-Jacques Hiblot | bf92626 | 2018-12-07 14:50:43 +0100 | [diff] [blame] | 24 | #include <asm/arch/i2c.h> |
Ilya Yanok | 2ebbb86 | 2012-11-06 13:06:30 +0000 | [diff] [blame] | 25 | #include <asm/arch/mem.h> |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 26 | #include <asm/arch/mmc_host_def.h> |
Tom Rini | 7a24772 | 2012-07-31 10:50:01 -0700 | [diff] [blame] | 27 | #include <asm/arch/sys_proto.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 28 | #include <asm/io.h> |
Tom Rini | 3fd4456 | 2012-07-03 08:51:34 -0700 | [diff] [blame] | 29 | #include <asm/emif.h> |
Tom Rini | 4b30240 | 2012-07-31 08:55:01 -0700 | [diff] [blame] | 30 | #include <asm/gpio.h> |
Semen Protsenko | a8cb022 | 2017-06-02 18:00:00 +0300 | [diff] [blame] | 31 | #include <asm/omap_common.h> |
Tom Rini | 59c2cc9 | 2012-07-30 16:13:10 -0700 | [diff] [blame] | 32 | #include <i2c.h> |
| 33 | #include <miiphy.h> |
| 34 | #include <cpsw.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 35 | #include <linux/errno.h> |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 36 | #include <linux/compiler.h> |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 37 | #include <linux/usb/ch9.h> |
| 38 | #include <linux/usb/gadget.h> |
| 39 | #include <linux/usb/musb.h> |
| 40 | #include <asm/omap_musb.h> |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 41 | #include <asm/davinci_rtc.h> |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 42 | |
Brad Griffis | 4b02508 | 2019-04-29 09:59:30 +0530 | [diff] [blame] | 43 | #define AM43XX_EMIF_BASE 0x4C000000 |
| 44 | #define AM43XX_SDRAM_CONFIG_OFFSET 0x8 |
| 45 | #define AM43XX_SDRAM_TYPE_MASK 0xE0000000 |
| 46 | #define AM43XX_SDRAM_TYPE_SHIFT 29 |
| 47 | #define AM43XX_SDRAM_TYPE_DDR3 3 |
| 48 | #define AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET 0xDC |
| 49 | #define AM43XX_RDWRLVLFULL_START 0x80000000 |
| 50 | |
Chandan Nath | 7d74410 | 2011-10-14 02:58:26 +0000 | [diff] [blame] | 51 | DECLARE_GLOBAL_DATA_PTR; |
| 52 | |
Tom Rini | fbb2552 | 2017-05-16 14:46:35 -0400 | [diff] [blame] | 53 | int dram_init(void) |
| 54 | { |
| 55 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 56 | sdram_init(); |
| 57 | #endif |
| 58 | |
| 59 | /* dram_init must store complete ramsize in gd->ram_size */ |
| 60 | gd->ram_size = get_ram_size( |
| 61 | (void *)CONFIG_SYS_SDRAM_BASE, |
| 62 | CONFIG_MAX_RAM_BANK_SIZE); |
| 63 | return 0; |
| 64 | } |
| 65 | |
| 66 | int dram_init_banksize(void) |
| 67 | { |
| 68 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
| 69 | gd->bd->bi_dram[0].size = gd->ram_size; |
| 70 | |
| 71 | return 0; |
| 72 | } |
| 73 | |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 74 | #if !CONFIG_IS_ENABLED(OF_CONTROL) |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 75 | static const struct ns16550_platdata am33xx_serial[] = { |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 76 | { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2, |
| 77 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 78 | # ifdef CONFIG_SYS_NS16550_COM2 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 79 | { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2, |
| 80 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 81 | # ifdef CONFIG_SYS_NS16550_COM3 |
Heiko Schocher | 06f108e | 2017-01-18 08:05:49 +0100 | [diff] [blame] | 82 | { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2, |
| 83 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 84 | { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2, |
| 85 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 86 | { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2, |
| 87 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
| 88 | { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2, |
| 89 | .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 90 | # endif |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 91 | # endif |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 92 | }; |
| 93 | |
| 94 | U_BOOT_DEVICES(am33xx_uarts) = { |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 95 | { "ns16550_serial", &am33xx_serial[0] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 96 | # ifdef CONFIG_SYS_NS16550_COM2 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 97 | { "ns16550_serial", &am33xx_serial[1] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 98 | # ifdef CONFIG_SYS_NS16550_COM3 |
Tom Rini | 18dc02e | 2015-12-06 11:09:59 -0500 | [diff] [blame] | 99 | { "ns16550_serial", &am33xx_serial[2] }, |
| 100 | { "ns16550_serial", &am33xx_serial[3] }, |
| 101 | { "ns16550_serial", &am33xx_serial[4] }, |
| 102 | { "ns16550_serial", &am33xx_serial[5] }, |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 103 | # endif |
| 104 | # endif |
| 105 | }; |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 106 | |
Jean-Jacques Hiblot | bf92626 | 2018-12-07 14:50:43 +0100 | [diff] [blame] | 107 | #ifdef CONFIG_DM_I2C |
| 108 | static const struct omap_i2c_platdata am33xx_i2c[] = { |
| 109 | { I2C_BASE1, 100000, OMAP_I2C_REV_V2}, |
| 110 | { I2C_BASE2, 100000, OMAP_I2C_REV_V2}, |
| 111 | { I2C_BASE3, 100000, OMAP_I2C_REV_V2}, |
| 112 | }; |
| 113 | |
| 114 | U_BOOT_DEVICES(am33xx_i2c) = { |
| 115 | { "i2c_omap", &am33xx_i2c[0] }, |
| 116 | { "i2c_omap", &am33xx_i2c[1] }, |
| 117 | { "i2c_omap", &am33xx_i2c[2] }, |
| 118 | }; |
| 119 | #endif |
| 120 | |
Simon Glass | fa4689a | 2019-12-06 21:41:35 -0700 | [diff] [blame] | 121 | #if CONFIG_IS_ENABLED(DM_GPIO) |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 122 | static const struct omap_gpio_platdata am33xx_gpio[] = { |
| 123 | { 0, AM33XX_GPIO0_BASE }, |
| 124 | { 1, AM33XX_GPIO1_BASE }, |
| 125 | { 2, AM33XX_GPIO2_BASE }, |
| 126 | { 3, AM33XX_GPIO3_BASE }, |
| 127 | #ifdef CONFIG_AM43XX |
| 128 | { 4, AM33XX_GPIO4_BASE }, |
| 129 | { 5, AM33XX_GPIO5_BASE }, |
Tom Rini | 5ba1596 | 2015-07-31 19:55:08 -0400 | [diff] [blame] | 130 | #endif |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 131 | }; |
Simon Glass | ccc03a7 | 2014-10-22 21:37:11 -0600 | [diff] [blame] | 132 | |
Tom Rini | 937fd03 | 2016-01-05 12:17:15 -0500 | [diff] [blame] | 133 | U_BOOT_DEVICES(am33xx_gpios) = { |
| 134 | { "gpio_omap", &am33xx_gpio[0] }, |
| 135 | { "gpio_omap", &am33xx_gpio[1] }, |
| 136 | { "gpio_omap", &am33xx_gpio[2] }, |
| 137 | { "gpio_omap", &am33xx_gpio[3] }, |
| 138 | #ifdef CONFIG_AM43XX |
| 139 | { "gpio_omap", &am33xx_gpio[4] }, |
| 140 | { "gpio_omap", &am33xx_gpio[5] }, |
| 141 | #endif |
| 142 | }; |
| 143 | #endif |
| 144 | #endif |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 145 | |
Simon Glass | fa4689a | 2019-12-06 21:41:35 -0700 | [diff] [blame] | 146 | #if !CONFIG_IS_ENABLED(DM_GPIO) |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 147 | static const struct gpio_bank gpio_bank_am33xx[] = { |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 148 | { (void *)AM33XX_GPIO0_BASE }, |
| 149 | { (void *)AM33XX_GPIO1_BASE }, |
| 150 | { (void *)AM33XX_GPIO2_BASE }, |
| 151 | { (void *)AM33XX_GPIO3_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 152 | #ifdef CONFIG_AM43XX |
Tom Rini | 7bc2bca | 2015-07-31 19:55:09 -0400 | [diff] [blame] | 153 | { (void *)AM33XX_GPIO4_BASE }, |
| 154 | { (void *)AM33XX_GPIO5_BASE }, |
Dave Gerlach | 00822ca | 2014-02-10 11:41:49 -0500 | [diff] [blame] | 155 | #endif |
Steve Sakoman | 6229e33 | 2012-06-04 05:35:34 +0000 | [diff] [blame] | 156 | }; |
| 157 | |
| 158 | const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx; |
Simon Glass | 91d0390 | 2014-10-22 21:37:10 -0600 | [diff] [blame] | 159 | #endif |
| 160 | |
Jean-Jacques Hiblot | e0e319a | 2017-02-01 11:39:14 +0100 | [diff] [blame] | 161 | #if defined(CONFIG_MMC_OMAP_HS) |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 162 | int cpu_mmc_init(bd_t *bis) |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 163 | { |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 164 | int ret; |
Peter Korsgaard | aabb9f8 | 2012-10-18 01:21:10 +0000 | [diff] [blame] | 165 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 166 | ret = omap_mmc_init(0, 0, 0, -1, -1); |
Tom Rini | 0dc71d1 | 2012-08-08 10:31:08 -0700 | [diff] [blame] | 167 | if (ret) |
| 168 | return ret; |
| 169 | |
Nikita Kiryanov | 4be9dbc | 2012-12-03 02:19:47 +0000 | [diff] [blame] | 170 | return omap_mmc_init(1, 0, 0, -1, -1); |
Chandan Nath | d6e97f8 | 2012-01-09 20:38:58 +0000 | [diff] [blame] | 171 | } |
| 172 | #endif |
Chandan Nath | 77a73fe | 2012-01-09 20:38:59 +0000 | [diff] [blame] | 173 | |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 174 | /* |
| 175 | * RTC only with DDR in self-refresh mode magic value, checked against during |
| 176 | * boot to see if we have a valid config. This should be in sync with the value |
| 177 | * that will be in drivers/soc/ti/pm33xx.c. |
| 178 | */ |
| 179 | #define RTC_MAGIC_VAL 0x8cd0 |
| 180 | |
| 181 | /* Board type field bit shift for RTC only with DDR in self-refresh mode */ |
| 182 | #define RTC_BOARD_TYPE_SHIFT 16 |
| 183 | |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 184 | /* AM33XX has two MUSB controllers which can be host or gadget */ |
Paul Kocialkowski | f34dfcb | 2015-08-04 17:04:06 +0200 | [diff] [blame] | 185 | #if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \ |
Mugunthan V N | 6278106 | 2016-11-17 14:38:07 +0530 | [diff] [blame] | 186 | (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \ |
Jean-Jacques Hiblot | 103d003 | 2018-12-04 11:30:58 +0100 | [diff] [blame] | 187 | (!CONFIG_IS_ENABLED(DM_USB) || !CONFIG_IS_ENABLED(OF_CONTROL)) && \ |
| 188 | (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_MUSB_NEW_SUPPORT)) |
| 189 | |
| 190 | static struct musb_hdrc_config musb_config = { |
| 191 | .multipoint = 1, |
| 192 | .dyn_fifo = 1, |
| 193 | .num_eps = 16, |
| 194 | .ram_bits = 12, |
| 195 | }; |
| 196 | |
| 197 | #if CONFIG_IS_ENABLED(DM_USB) && !CONFIG_IS_ENABLED(OF_CONTROL) |
| 198 | static struct ti_musb_platdata usb0 = { |
| 199 | .base = (void *)USB0_OTG_BASE, |
| 200 | .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl0, |
| 201 | .plat = { |
| 202 | .config = &musb_config, |
| 203 | .power = 50, |
| 204 | .platform_ops = &musb_dsps_ops, |
| 205 | }, |
| 206 | }; |
| 207 | |
| 208 | static struct ti_musb_platdata usb1 = { |
| 209 | .base = (void *)USB1_OTG_BASE, |
| 210 | .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl1, |
| 211 | .plat = { |
| 212 | .config = &musb_config, |
| 213 | .power = 50, |
| 214 | .platform_ops = &musb_dsps_ops, |
| 215 | }, |
| 216 | }; |
| 217 | |
| 218 | U_BOOT_DEVICES(am33xx_usbs) = { |
| 219 | #if CONFIG_AM335X_USB0_MODE == MUSB_PERIPHERAL |
| 220 | { "ti-musb-peripheral", &usb0 }, |
| 221 | #elif CONFIG_AM335X_USB0_MODE == MUSB_HOST |
| 222 | { "ti-musb-host", &usb0 }, |
| 223 | #endif |
| 224 | #if CONFIG_AM335X_USB1_MODE == MUSB_PERIPHERAL |
| 225 | { "ti-musb-peripheral", &usb1 }, |
| 226 | #elif CONFIG_AM335X_USB1_MODE == MUSB_HOST |
| 227 | { "ti-musb-host", &usb1 }, |
| 228 | #endif |
| 229 | }; |
| 230 | |
| 231 | int arch_misc_init(void) |
| 232 | { |
| 233 | return 0; |
| 234 | } |
| 235 | #else |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 236 | static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE; |
| 237 | |
| 238 | /* USB 2.0 PHY Control */ |
| 239 | #define CM_PHY_PWRDN (1 << 0) |
| 240 | #define CM_PHY_OTG_PWRDN (1 << 1) |
| 241 | #define OTGVDET_EN (1 << 19) |
| 242 | #define OTGSESSENDEN (1 << 20) |
| 243 | |
| 244 | static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr) |
| 245 | { |
| 246 | if (on) { |
| 247 | clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN, |
| 248 | OTGVDET_EN | OTGSESSENDEN); |
| 249 | } else { |
| 250 | clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN); |
| 251 | } |
| 252 | } |
| 253 | |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 254 | #ifdef CONFIG_AM335X_USB0 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 255 | static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 256 | { |
| 257 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0); |
| 258 | } |
| 259 | |
| 260 | struct omap_musb_board_data otg0_board_data = { |
| 261 | .set_phy_power = am33xx_otg0_set_phy_power, |
| 262 | }; |
| 263 | |
| 264 | static struct musb_hdrc_platform_data otg0_plat = { |
| 265 | .mode = CONFIG_AM335X_USB0_MODE, |
| 266 | .config = &musb_config, |
| 267 | .power = 50, |
| 268 | .platform_ops = &musb_dsps_ops, |
| 269 | .board_data = &otg0_board_data, |
| 270 | }; |
| 271 | #endif |
| 272 | |
| 273 | #ifdef CONFIG_AM335X_USB1 |
Mugunthan V N | 9224f61 | 2016-11-17 14:38:10 +0530 | [diff] [blame] | 274 | static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on) |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 275 | { |
| 276 | am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1); |
| 277 | } |
| 278 | |
| 279 | struct omap_musb_board_data otg1_board_data = { |
| 280 | .set_phy_power = am33xx_otg1_set_phy_power, |
| 281 | }; |
| 282 | |
| 283 | static struct musb_hdrc_platform_data otg1_plat = { |
| 284 | .mode = CONFIG_AM335X_USB1_MODE, |
| 285 | .config = &musb_config, |
| 286 | .power = 50, |
| 287 | .platform_ops = &musb_dsps_ops, |
| 288 | .board_data = &otg1_board_data, |
| 289 | }; |
| 290 | #endif |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 291 | |
| 292 | int arch_misc_init(void) |
| 293 | { |
| 294 | #ifdef CONFIG_AM335X_USB0 |
| 295 | musb_register(&otg0_plat, &otg0_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 296 | (void *)USB0_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 297 | #endif |
| 298 | #ifdef CONFIG_AM335X_USB1 |
| 299 | musb_register(&otg1_plat, &otg1_board_data, |
Matt Porter | e24646f | 2013-03-15 10:07:02 +0000 | [diff] [blame] | 300 | (void *)USB1_OTG_BASE); |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 301 | #endif |
Alexandru Gagniuc | ff16f88 | 2017-02-06 19:17:33 -0800 | [diff] [blame] | 302 | return 0; |
| 303 | } |
Jean-Jacques Hiblot | 103d003 | 2018-12-04 11:30:58 +0100 | [diff] [blame] | 304 | #endif |
Alexandru Gagniuc | ff16f88 | 2017-02-06 19:17:33 -0800 | [diff] [blame] | 305 | |
| 306 | #else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */ |
| 307 | |
| 308 | int arch_misc_init(void) |
| 309 | { |
Mugunthan V N | 4b1d29a | 2016-11-17 14:38:09 +0530 | [diff] [blame] | 310 | struct udevice *dev; |
| 311 | int ret; |
| 312 | |
| 313 | ret = uclass_first_device(UCLASS_MISC, &dev); |
| 314 | if (ret || !dev) |
| 315 | return ret; |
Mugunthan V N | 6ad84ba | 2016-11-17 14:38:13 +0530 | [diff] [blame] | 316 | |
| 317 | #if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER) |
| 318 | ret = usb_ether_init(); |
| 319 | if (ret) { |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 320 | pr_err("USB ether init failed\n"); |
Mugunthan V N | 6ad84ba | 2016-11-17 14:38:13 +0530 | [diff] [blame] | 321 | return ret; |
| 322 | } |
| 323 | #endif |
Alexandru Gagniuc | ff16f88 | 2017-02-06 19:17:33 -0800 | [diff] [blame] | 324 | |
Ilya Yanok | 7aa1a6e | 2012-11-06 13:48:23 +0000 | [diff] [blame] | 325 | return 0; |
| 326 | } |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 327 | |
Alexandru Gagniuc | ff16f88 | 2017-02-06 19:17:33 -0800 | [diff] [blame] | 328 | #endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */ |
| 329 | |
Tom Rini | 8de09df | 2014-04-09 08:25:57 -0400 | [diff] [blame] | 330 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 331 | |
| 332 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \ |
| 333 | (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)) |
| 334 | static void rtc32k_unlock(struct davinci_rtc *rtc) |
| 335 | { |
| 336 | /* |
| 337 | * Unlock the RTC's registers. For more details please see the |
| 338 | * RTC_SS section of the TRM. In order to unlock we need to |
| 339 | * write these specific values (keys) in this order. |
| 340 | */ |
| 341 | writel(RTC_KICK0R_WE, &rtc->kick0r); |
| 342 | writel(RTC_KICK1R_WE, &rtc->kick1r); |
| 343 | } |
| 344 | #endif |
| 345 | |
| 346 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT) |
| 347 | /* |
| 348 | * Write contents of the RTC_SCRATCH1 register based on board type |
| 349 | * Two things are passed |
| 350 | * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the |
| 351 | * control gets to kernel, kernel reads the scratchpad register and gets to |
| 352 | * know that bootloader has rtc_only support. |
| 353 | * |
| 354 | * Second important thing is the board type (16:31). This is needed in the |
| 355 | * rtc_only boot where in we want to avoid costly i2c reads to eeprom to |
| 356 | * identify the board type and we go ahead and copy the board strings to |
| 357 | * am43xx_board_name. |
| 358 | */ |
| 359 | void update_rtc_magic(void) |
| 360 | { |
| 361 | struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE; |
| 362 | u32 magic = RTC_MAGIC_VAL; |
| 363 | |
| 364 | magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT); |
| 365 | |
| 366 | rtc32k_unlock(rtc); |
| 367 | |
| 368 | /* write magic */ |
| 369 | writel(magic, &rtc->scratch1); |
| 370 | } |
| 371 | #endif |
| 372 | |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 373 | /* |
Tom Rini | 9fec9ae | 2014-05-21 12:57:22 -0400 | [diff] [blame] | 374 | * In the case of non-SPL based booting we'll want to call these |
| 375 | * functions a tiny bit later as it will require gd to be set and cleared |
| 376 | * and that's not true in s_init in this case so we cannot do it there. |
| 377 | */ |
| 378 | int board_early_init_f(void) |
| 379 | { |
Tom Rini | 9fec9ae | 2014-05-21 12:57:22 -0400 | [diff] [blame] | 380 | set_mux_conf_regs(); |
Marek Vasut | 0de45b8 | 2019-05-25 22:40:35 +0200 | [diff] [blame] | 381 | prcm_init(); |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 382 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT) |
| 383 | update_rtc_magic(); |
| 384 | #endif |
Tom Rini | 9fec9ae | 2014-05-21 12:57:22 -0400 | [diff] [blame] | 385 | return 0; |
| 386 | } |
| 387 | |
| 388 | /* |
Tom Rini | ac8fdf9 | 2013-08-30 16:28:44 -0400 | [diff] [blame] | 389 | * This function is the place to do per-board things such as ramp up the |
| 390 | * MPU clock frequency. |
| 391 | */ |
| 392 | __weak void am33xx_spl_board_init(void) |
| 393 | { |
| 394 | } |
| 395 | |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 396 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 397 | static void rtc32k_enable(void) |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 398 | { |
Tom Rini | 56424eb | 2013-08-28 09:00:28 -0400 | [diff] [blame] | 399 | struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE; |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 400 | |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 401 | rtc32k_unlock(rtc); |
Heiko Schocher | 8aa1da9 | 2013-06-05 07:47:56 +0200 | [diff] [blame] | 402 | |
| 403 | /* Enable the RTC 32K OSC by setting bits 3 and 6. */ |
| 404 | writel((1 << 3) | (1 << 6), &rtc->osc); |
| 405 | } |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 406 | #endif |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 407 | |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 408 | static void uart_soft_reset(void) |
Heiko Schocher | 57004c5 | 2013-06-04 11:00:57 +0200 | [diff] [blame] | 409 | { |
| 410 | struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE; |
| 411 | u32 regval; |
| 412 | |
| 413 | regval = readl(&uart_base->uartsyscfg); |
| 414 | regval |= UART_RESET; |
| 415 | writel(regval, &uart_base->uartsyscfg); |
| 416 | while ((readl(&uart_base->uartsyssts) & |
| 417 | UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK) |
| 418 | ; |
| 419 | |
| 420 | /* Disable smart idle */ |
| 421 | regval = readl(&uart_base->uartsyscfg); |
| 422 | regval |= UART_SMART_IDLE_EN; |
| 423 | writel(regval, &uart_base->uartsyscfg); |
| 424 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 425 | |
| 426 | static void watchdog_disable(void) |
| 427 | { |
| 428 | struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE; |
| 429 | |
| 430 | writel(0xAAAA, &wdtimer->wdtwspr); |
| 431 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 432 | ; |
| 433 | writel(0x5555, &wdtimer->wdtwspr); |
| 434 | while (readl(&wdtimer->wdtwwps) != 0x0) |
| 435 | ; |
| 436 | } |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 437 | |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 438 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT) |
| 439 | /* |
| 440 | * Check if we are executing rtc-only + DDR mode, and resume from it if needed |
| 441 | */ |
| 442 | static void rtc_only(void) |
| 443 | { |
| 444 | struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE; |
Russ Dill | be5bacc | 2018-03-20 12:23:00 +0530 | [diff] [blame] | 445 | struct prm_device_inst *prm_device = |
| 446 | (struct prm_device_inst *)PRM_DEVICE_INST; |
| 447 | |
Brad Griffis | 4b02508 | 2019-04-29 09:59:30 +0530 | [diff] [blame] | 448 | u32 scratch1, sdrc; |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 449 | void (*resume_func)(void); |
| 450 | |
| 451 | scratch1 = readl(&rtc->scratch1); |
| 452 | |
| 453 | /* |
| 454 | * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only |
| 455 | * written to this register when we want to wake up from RTC only |
| 456 | * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1: |
| 457 | * bits 0-15: RTC_MAGIC_VAL |
| 458 | * bits 16-31: board type (needed for sdram_init) |
| 459 | */ |
| 460 | if ((scratch1 & 0xffff) != RTC_MAGIC_VAL) |
| 461 | return; |
| 462 | |
| 463 | rtc32k_unlock(rtc); |
| 464 | |
| 465 | /* Clear RTC magic */ |
| 466 | writel(0, &rtc->scratch1); |
| 467 | |
| 468 | /* |
| 469 | * Update board type based on value stored on RTC_SCRATCH1, this |
| 470 | * is done so that we don't need to read the board type from eeprom |
| 471 | * over i2c bus which is expensive |
| 472 | */ |
| 473 | rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT); |
| 474 | |
Russ Dill | be5bacc | 2018-03-20 12:23:00 +0530 | [diff] [blame] | 475 | /* |
| 476 | * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we |
| 477 | * are resuming from self-refresh. This avoids an unnecessary re-init |
| 478 | * of the DDR. The re-init takes time and we would need to wait for |
| 479 | * it to complete before accessing DDR to avoid L3 NOC errors. |
| 480 | */ |
| 481 | writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl); |
| 482 | |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 483 | rtc_only_prcm_init(); |
| 484 | sdram_init(); |
| 485 | |
Brad Griffis | 4b02508 | 2019-04-29 09:59:30 +0530 | [diff] [blame] | 486 | /* Check EMIF4D_SDRAM_CONFIG[31:29] SDRAM_TYPE */ |
| 487 | /* Only perform leveling if SDRAM_TYPE = 3 (DDR3) */ |
| 488 | sdrc = readl(AM43XX_EMIF_BASE + AM43XX_SDRAM_CONFIG_OFFSET); |
| 489 | |
| 490 | sdrc &= AM43XX_SDRAM_TYPE_MASK; |
| 491 | sdrc >>= AM43XX_SDRAM_TYPE_SHIFT; |
| 492 | |
| 493 | if (sdrc == AM43XX_SDRAM_TYPE_DDR3) { |
| 494 | writel(AM43XX_RDWRLVLFULL_START, |
| 495 | AM43XX_EMIF_BASE + |
| 496 | AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET); |
| 497 | mdelay(1); |
| 498 | |
| 499 | am43xx_wait: |
| 500 | sdrc = readl(AM43XX_EMIF_BASE + |
| 501 | AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET); |
| 502 | if (sdrc == AM43XX_RDWRLVLFULL_START) |
| 503 | goto am43xx_wait; |
| 504 | } |
| 505 | |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 506 | resume_func = (void *)readl(&rtc->scratch0); |
| 507 | if (resume_func) |
| 508 | resume_func(); |
| 509 | } |
| 510 | #endif |
| 511 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 512 | void s_init(void) |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 513 | { |
Tero Kristo | 5d6acae | 2018-03-17 13:32:52 +0530 | [diff] [blame] | 514 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT) |
| 515 | rtc_only(); |
| 516 | #endif |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 517 | } |
Simon Glass | 0c078ea | 2015-03-03 08:03:02 -0700 | [diff] [blame] | 518 | |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 519 | void early_system_init(void) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 520 | { |
| 521 | /* |
| 522 | * The ROM will only have set up sufficient pinmux to allow for the |
| 523 | * first 4KiB NOR to be read, we must finish doing what we know of |
| 524 | * the NOR mux in this space in order to continue. |
| 525 | */ |
| 526 | #ifdef CONFIG_NOR_BOOT |
| 527 | enable_norboot_pin_mux(); |
| 528 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 529 | watchdog_disable(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 530 | set_uart_mux_conf(); |
Lokesh Vutla | d33266b | 2016-10-14 10:35:24 +0530 | [diff] [blame] | 531 | setup_early_clocks(); |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 532 | uart_soft_reset(); |
Lokesh Vutla | ca23da1 | 2017-06-27 13:50:56 +0530 | [diff] [blame] | 533 | #ifdef CONFIG_SPL_BUILD |
| 534 | /* |
| 535 | * Save the boot parameters passed from romcode. |
| 536 | * We cannot delay the saving further than this, |
| 537 | * to prevent overwrites. |
| 538 | */ |
| 539 | save_omap_boot_params(); |
| 540 | #endif |
Lokesh Vutla | 1d3bfcd | 2017-05-05 13:45:28 +0530 | [diff] [blame] | 541 | #ifdef CONFIG_DEBUG_UART_OMAP |
| 542 | debug_uart_init(); |
| 543 | #endif |
Jean-Jacques Hiblot | 3a502f6 | 2018-12-07 14:50:45 +0100 | [diff] [blame] | 544 | |
Faiz Abbas | 3e73a18 | 2018-01-24 14:44:49 +0530 | [diff] [blame] | 545 | #ifdef CONFIG_SPL_BUILD |
| 546 | spl_early_init(); |
| 547 | #endif |
Jean-Jacques Hiblot | 3a502f6 | 2018-12-07 14:50:45 +0100 | [diff] [blame] | 548 | |
| 549 | #ifdef CONFIG_TI_I2C_BOARD_DETECT |
| 550 | do_board_detect(); |
| 551 | #endif |
| 552 | |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 553 | #if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 554 | /* Enable RTC32K clock */ |
| 555 | rtc32k_enable(); |
Heiko Schocher | 2233e46 | 2013-11-04 14:05:00 +0100 | [diff] [blame] | 556 | #endif |
Heiko Schocher | b21f2ac | 2013-07-30 10:48:54 +0530 | [diff] [blame] | 557 | } |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 558 | |
| 559 | #ifdef CONFIG_SPL_BUILD |
| 560 | void board_init_f(ulong dummy) |
| 561 | { |
Semen Protsenko | a8cb022 | 2017-06-02 18:00:00 +0300 | [diff] [blame] | 562 | hw_data_init(); |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 563 | early_system_init(); |
| 564 | board_early_init_f(); |
| 565 | sdram_init(); |
Lokesh Vutla | bed46ef | 2017-04-18 17:27:24 +0530 | [diff] [blame] | 566 | /* dram_init must store complete ramsize in gd->ram_size */ |
| 567 | gd->ram_size = get_ram_size( |
| 568 | (void *)CONFIG_SYS_SDRAM_BASE, |
| 569 | CONFIG_MAX_RAM_BANK_SIZE); |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 570 | } |
Tom Rini | 35c616c | 2014-03-05 14:57:47 -0500 | [diff] [blame] | 571 | #endif |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 572 | |
| 573 | #endif |
| 574 | |
| 575 | int arch_cpu_init_dm(void) |
| 576 | { |
Semen Protsenko | a8cb022 | 2017-06-02 18:00:00 +0300 | [diff] [blame] | 577 | hw_data_init(); |
Lokesh Vutla | b505618 | 2016-10-14 10:35:23 +0530 | [diff] [blame] | 578 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 579 | early_system_init(); |
| 580 | #endif |
| 581 | return 0; |
| 582 | } |