blob: e17898d8fbfe6615207d19ee2708d8426583ac08 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath7d744102011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070013#include <errno.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
Simon Glassccc03a72014-10-22 21:37:11 -060016#include <ns16550.h>
Faiz Abbas618ba9f2020-09-14 12:11:15 +053017#include <omap3_spi.h>
Tom Rini28591df2012-08-13 12:03:19 -070018#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000019#include <asm/arch/cpu.h>
20#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000021#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000022#include <asm/arch/ddr_defs.h>
23#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000024#include <asm/arch/gpio.h>
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +010025#include <asm/arch/i2c.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000026#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000027#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070028#include <asm/arch/sys_proto.h>
Chandan Nath7d744102011-10-14 02:58:26 +000029#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070030#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070031#include <asm/gpio.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030032#include <asm/omap_common.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070033#include <i2c.h>
34#include <miiphy.h>
35#include <cpsw.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090037#include <linux/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040038#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000039#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
41#include <linux/usb/musb.h>
42#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040043#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000044
Brad Griffis4b025082019-04-29 09:59:30 +053045#define AM43XX_EMIF_BASE 0x4C000000
46#define AM43XX_SDRAM_CONFIG_OFFSET 0x8
47#define AM43XX_SDRAM_TYPE_MASK 0xE0000000
48#define AM43XX_SDRAM_TYPE_SHIFT 29
49#define AM43XX_SDRAM_TYPE_DDR3 3
50#define AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET 0xDC
51#define AM43XX_RDWRLVLFULL_START 0x80000000
52
Faiz Abbas618ba9f2020-09-14 12:11:15 +053053/* SPI flash. */
54#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
55#define AM33XX_SPI0_BASE 0x48030000
56#define AM33XX_SPI0_OFFSET (AM33XX_SPI0_BASE + OMAP4_MCSPI_REG_OFFSET)
57#endif
58
Chandan Nath7d744102011-10-14 02:58:26 +000059DECLARE_GLOBAL_DATA_PTR;
60
Tom Rinifbb25522017-05-16 14:46:35 -040061int dram_init(void)
62{
63#ifndef CONFIG_SKIP_LOWLEVEL_INIT
64 sdram_init();
65#endif
66
67 /* dram_init must store complete ramsize in gd->ram_size */
68 gd->ram_size = get_ram_size(
69 (void *)CONFIG_SYS_SDRAM_BASE,
70 CONFIG_MAX_RAM_BANK_SIZE);
71 return 0;
72}
73
74int dram_init_banksize(void)
75{
76 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
77 gd->bd->bi_dram[0].size = gd->ram_size;
78
79 return 0;
80}
81
Tom Rini18dc02e2015-12-06 11:09:59 -050082#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb75b15b2020-12-03 16:55:23 -070083static const struct ns16550_plat am33xx_serial[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010084 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
85 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040086# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher06f108e2017-01-18 08:05:49 +010087 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
88 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040089# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher06f108e2017-01-18 08:05:49 +010090 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
91 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
92 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
93 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
94 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
95 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
96 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
97 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glassccc03a72014-10-22 21:37:11 -060098# endif
Tom Rini5ba15962015-07-31 19:55:08 -040099# endif
Simon Glassccc03a72014-10-22 21:37:11 -0600100};
101
Simon Glass1d8364a2020-12-28 20:34:54 -0700102U_BOOT_DRVINFOS(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -0500103 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -0600104# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -0500105 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -0600106# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -0500107 { "ns16550_serial", &am33xx_serial[2] },
108 { "ns16550_serial", &am33xx_serial[3] },
109 { "ns16550_serial", &am33xx_serial[4] },
110 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -0600111# endif
112# endif
113};
Tom Rini937fd032016-01-05 12:17:15 -0500114
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100115#ifdef CONFIG_DM_I2C
Simon Glassb75b15b2020-12-03 16:55:23 -0700116static const struct omap_i2c_plat am33xx_i2c[] = {
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100117 { I2C_BASE1, 100000, OMAP_I2C_REV_V2},
118 { I2C_BASE2, 100000, OMAP_I2C_REV_V2},
119 { I2C_BASE3, 100000, OMAP_I2C_REV_V2},
120};
121
Simon Glass1d8364a2020-12-28 20:34:54 -0700122U_BOOT_DRVINFOS(am33xx_i2c) = {
Jean-Jacques Hiblotbf926262018-12-07 14:50:43 +0100123 { "i2c_omap", &am33xx_i2c[0] },
124 { "i2c_omap", &am33xx_i2c[1] },
125 { "i2c_omap", &am33xx_i2c[2] },
126};
127#endif
128
Simon Glassfa4689a2019-12-06 21:41:35 -0700129#if CONFIG_IS_ENABLED(DM_GPIO)
Simon Glassb75b15b2020-12-03 16:55:23 -0700130static const struct omap_gpio_plat am33xx_gpio[] = {
Tom Rini937fd032016-01-05 12:17:15 -0500131 { 0, AM33XX_GPIO0_BASE },
132 { 1, AM33XX_GPIO1_BASE },
133 { 2, AM33XX_GPIO2_BASE },
134 { 3, AM33XX_GPIO3_BASE },
135#ifdef CONFIG_AM43XX
136 { 4, AM33XX_GPIO4_BASE },
137 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -0400138#endif
Tom Rini937fd032016-01-05 12:17:15 -0500139};
Simon Glassccc03a72014-10-22 21:37:11 -0600140
Simon Glass1d8364a2020-12-28 20:34:54 -0700141U_BOOT_DRVINFOS(am33xx_gpios) = {
Tom Rini937fd032016-01-05 12:17:15 -0500142 { "gpio_omap", &am33xx_gpio[0] },
143 { "gpio_omap", &am33xx_gpio[1] },
144 { "gpio_omap", &am33xx_gpio[2] },
145 { "gpio_omap", &am33xx_gpio[3] },
146#ifdef CONFIG_AM43XX
147 { "gpio_omap", &am33xx_gpio[4] },
148 { "gpio_omap", &am33xx_gpio[5] },
149#endif
Faiz Abbas618ba9f2020-09-14 12:11:15 +0530150};
151#endif
152#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
153static const struct omap3_spi_plat omap3_spi_pdata = {
154 .regs = (struct mcspi *)AM33XX_SPI0_OFFSET,
155 .pin_dir = MCSPI_PINDIR_D0_IN_D1_OUT,
156};
157
Simon Glass1d8364a2020-12-28 20:34:54 -0700158U_BOOT_DRVINFO(am33xx_spi) = {
Faiz Abbas618ba9f2020-09-14 12:11:15 +0530159 .name = "omap3_spi",
Simon Glass71fa5b42020-12-03 16:55:18 -0700160 .plat = &omap3_spi_pdata,
Tom Rini937fd032016-01-05 12:17:15 -0500161};
162#endif
163#endif
Simon Glass91d03902014-10-22 21:37:10 -0600164
Simon Glassfa4689a2019-12-06 21:41:35 -0700165#if !CONFIG_IS_ENABLED(DM_GPIO)
Dave Gerlach00822ca2014-02-10 11:41:49 -0500166static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -0400167 { (void *)AM33XX_GPIO0_BASE },
168 { (void *)AM33XX_GPIO1_BASE },
169 { (void *)AM33XX_GPIO2_BASE },
170 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500171#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400172 { (void *)AM33XX_GPIO4_BASE },
173 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500174#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000175};
176
177const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600178#endif
179
Jean-Jacques Hiblote0e319a2017-02-01 11:39:14 +0100180#if defined(CONFIG_MMC_OMAP_HS)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900181int cpu_mmc_init(struct bd_info *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000182{
Tom Rini0dc71d12012-08-08 10:31:08 -0700183 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000184
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000185 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700186 if (ret)
187 return ret;
188
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000189 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000190}
191#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000192
Tero Kristo5d6acae2018-03-17 13:32:52 +0530193/*
194 * RTC only with DDR in self-refresh mode magic value, checked against during
195 * boot to see if we have a valid config. This should be in sync with the value
196 * that will be in drivers/soc/ti/pm33xx.c.
197 */
198#define RTC_MAGIC_VAL 0x8cd0
199
200/* Board type field bit shift for RTC only with DDR in self-refresh mode */
201#define RTC_BOARD_TYPE_SHIFT 16
202
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000203/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200204#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N62781062016-11-17 14:38:07 +0530205 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100206 (!CONFIG_IS_ENABLED(DM_USB) || !CONFIG_IS_ENABLED(OF_CONTROL)) && \
207 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_MUSB_NEW_SUPPORT))
208
209static struct musb_hdrc_config musb_config = {
210 .multipoint = 1,
211 .dyn_fifo = 1,
212 .num_eps = 16,
213 .ram_bits = 12,
214};
215
216#if CONFIG_IS_ENABLED(DM_USB) && !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb75b15b2020-12-03 16:55:23 -0700217static struct ti_musb_plat usb0 = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100218 .base = (void *)USB0_OTG_BASE,
219 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl0,
220 .plat = {
221 .config = &musb_config,
222 .power = 50,
223 .platform_ops = &musb_dsps_ops,
224 },
225};
226
Simon Glassb75b15b2020-12-03 16:55:23 -0700227static struct ti_musb_plat usb1 = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100228 .base = (void *)USB1_OTG_BASE,
229 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl1,
230 .plat = {
231 .config = &musb_config,
232 .power = 50,
233 .platform_ops = &musb_dsps_ops,
234 },
235};
236
Simon Glass1d8364a2020-12-28 20:34:54 -0700237U_BOOT_DRVINFOS(am33xx_usbs) = {
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100238#if CONFIG_AM335X_USB0_MODE == MUSB_PERIPHERAL
239 { "ti-musb-peripheral", &usb0 },
240#elif CONFIG_AM335X_USB0_MODE == MUSB_HOST
241 { "ti-musb-host", &usb0 },
242#endif
243#if CONFIG_AM335X_USB1_MODE == MUSB_PERIPHERAL
244 { "ti-musb-peripheral", &usb1 },
245#elif CONFIG_AM335X_USB1_MODE == MUSB_HOST
246 { "ti-musb-host", &usb1 },
247#endif
248};
249
250int arch_misc_init(void)
251{
252 return 0;
253}
254#else
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000255static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
256
257/* USB 2.0 PHY Control */
258#define CM_PHY_PWRDN (1 << 0)
259#define CM_PHY_OTG_PWRDN (1 << 1)
260#define OTGVDET_EN (1 << 19)
261#define OTGSESSENDEN (1 << 20)
262
263static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
264{
265 if (on) {
266 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
267 OTGVDET_EN | OTGSESSENDEN);
268 } else {
269 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
270 }
271}
272
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000273#ifdef CONFIG_AM335X_USB0
Mugunthan V N9224f612016-11-17 14:38:10 +0530274static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000275{
276 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
277}
278
279struct omap_musb_board_data otg0_board_data = {
280 .set_phy_power = am33xx_otg0_set_phy_power,
281};
282
283static struct musb_hdrc_platform_data otg0_plat = {
284 .mode = CONFIG_AM335X_USB0_MODE,
285 .config = &musb_config,
286 .power = 50,
287 .platform_ops = &musb_dsps_ops,
288 .board_data = &otg0_board_data,
289};
290#endif
291
292#ifdef CONFIG_AM335X_USB1
Mugunthan V N9224f612016-11-17 14:38:10 +0530293static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000294{
295 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
296}
297
298struct omap_musb_board_data otg1_board_data = {
299 .set_phy_power = am33xx_otg1_set_phy_power,
300};
301
302static struct musb_hdrc_platform_data otg1_plat = {
303 .mode = CONFIG_AM335X_USB1_MODE,
304 .config = &musb_config,
305 .power = 50,
306 .platform_ops = &musb_dsps_ops,
307 .board_data = &otg1_board_data,
308};
309#endif
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000310
311int arch_misc_init(void)
312{
313#ifdef CONFIG_AM335X_USB0
314 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000315 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000316#endif
317#ifdef CONFIG_AM335X_USB1
318 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000319 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000320#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800321 return 0;
322}
Jean-Jacques Hiblot103d0032018-12-04 11:30:58 +0100323#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800324
325#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
326
327int arch_misc_init(void)
328{
Mugunthan V N4b1d29a2016-11-17 14:38:09 +0530329 struct udevice *dev;
330 int ret;
331
332 ret = uclass_first_device(UCLASS_MISC, &dev);
333 if (ret || !dev)
334 return ret;
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530335
336#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
337 ret = usb_ether_init();
338 if (ret) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900339 pr_err("USB ether init failed\n");
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530340 return ret;
341 }
342#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800343
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000344 return 0;
345}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200346
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800347#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
348
Tom Rini8de09df2014-04-09 08:25:57 -0400349#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo5d6acae2018-03-17 13:32:52 +0530350
351#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
352 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
353static void rtc32k_unlock(struct davinci_rtc *rtc)
354{
355 /*
356 * Unlock the RTC's registers. For more details please see the
357 * RTC_SS section of the TRM. In order to unlock we need to
358 * write these specific values (keys) in this order.
359 */
360 writel(RTC_KICK0R_WE, &rtc->kick0r);
361 writel(RTC_KICK1R_WE, &rtc->kick1r);
362}
363#endif
364
365#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
366/*
367 * Write contents of the RTC_SCRATCH1 register based on board type
368 * Two things are passed
369 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
370 * control gets to kernel, kernel reads the scratchpad register and gets to
371 * know that bootloader has rtc_only support.
372 *
373 * Second important thing is the board type (16:31). This is needed in the
374 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
375 * identify the board type and we go ahead and copy the board strings to
376 * am43xx_board_name.
377 */
378void update_rtc_magic(void)
379{
380 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
381 u32 magic = RTC_MAGIC_VAL;
382
383 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
384
385 rtc32k_unlock(rtc);
386
387 /* write magic */
388 writel(magic, &rtc->scratch1);
389}
390#endif
391
Tom Riniac8fdf92013-08-30 16:28:44 -0400392/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400393 * In the case of non-SPL based booting we'll want to call these
394 * functions a tiny bit later as it will require gd to be set and cleared
395 * and that's not true in s_init in this case so we cannot do it there.
396 */
397int board_early_init_f(void)
398{
Tom Rini9fec9ae2014-05-21 12:57:22 -0400399 set_mux_conf_regs();
Marek Vasut0de45b82019-05-25 22:40:35 +0200400 prcm_init();
Tero Kristo5d6acae2018-03-17 13:32:52 +0530401#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
402 update_rtc_magic();
403#endif
Tom Rini9fec9ae2014-05-21 12:57:22 -0400404 return 0;
405}
406
407/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400408 * This function is the place to do per-board things such as ramp up the
409 * MPU clock frequency.
410 */
411__weak void am33xx_spl_board_init(void)
412{
413}
414
Heiko Schocher2233e462013-11-04 14:05:00 +0100415#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530416static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200417{
Tom Rini56424eb2013-08-28 09:00:28 -0400418 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200419
Tero Kristo5d6acae2018-03-17 13:32:52 +0530420 rtc32k_unlock(rtc);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200421
422 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
423 writel((1 << 3) | (1 << 6), &rtc->osc);
424}
Heiko Schocher2233e462013-11-04 14:05:00 +0100425#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200426
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530427static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200428{
429 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
430 u32 regval;
431
432 regval = readl(&uart_base->uartsyscfg);
433 regval |= UART_RESET;
434 writel(regval, &uart_base->uartsyscfg);
435 while ((readl(&uart_base->uartsyssts) &
436 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
437 ;
438
439 /* Disable smart idle */
440 regval = readl(&uart_base->uartsyscfg);
441 regval |= UART_SMART_IDLE_EN;
442 writel(regval, &uart_base->uartsyscfg);
443}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530444
445static void watchdog_disable(void)
446{
447 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
448
449 writel(0xAAAA, &wdtimer->wdtwspr);
450 while (readl(&wdtimer->wdtwwps) != 0x0)
451 ;
452 writel(0x5555, &wdtimer->wdtwspr);
453 while (readl(&wdtimer->wdtwwps) != 0x0)
454 ;
455}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530456
Tero Kristo5d6acae2018-03-17 13:32:52 +0530457#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
458/*
459 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
460 */
461static void rtc_only(void)
462{
463 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dillbe5bacc2018-03-20 12:23:00 +0530464 struct prm_device_inst *prm_device =
465 (struct prm_device_inst *)PRM_DEVICE_INST;
466
Brad Griffis4b025082019-04-29 09:59:30 +0530467 u32 scratch1, sdrc;
Tero Kristo5d6acae2018-03-17 13:32:52 +0530468 void (*resume_func)(void);
469
470 scratch1 = readl(&rtc->scratch1);
471
472 /*
473 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
474 * written to this register when we want to wake up from RTC only
475 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
476 * bits 0-15: RTC_MAGIC_VAL
477 * bits 16-31: board type (needed for sdram_init)
478 */
479 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
480 return;
481
482 rtc32k_unlock(rtc);
483
484 /* Clear RTC magic */
485 writel(0, &rtc->scratch1);
486
487 /*
488 * Update board type based on value stored on RTC_SCRATCH1, this
489 * is done so that we don't need to read the board type from eeprom
490 * over i2c bus which is expensive
491 */
492 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
493
Russ Dillbe5bacc2018-03-20 12:23:00 +0530494 /*
495 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
496 * are resuming from self-refresh. This avoids an unnecessary re-init
497 * of the DDR. The re-init takes time and we would need to wait for
498 * it to complete before accessing DDR to avoid L3 NOC errors.
499 */
500 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
501
Tero Kristo5d6acae2018-03-17 13:32:52 +0530502 rtc_only_prcm_init();
503 sdram_init();
504
Brad Griffis4b025082019-04-29 09:59:30 +0530505 /* Check EMIF4D_SDRAM_CONFIG[31:29] SDRAM_TYPE */
506 /* Only perform leveling if SDRAM_TYPE = 3 (DDR3) */
507 sdrc = readl(AM43XX_EMIF_BASE + AM43XX_SDRAM_CONFIG_OFFSET);
508
509 sdrc &= AM43XX_SDRAM_TYPE_MASK;
510 sdrc >>= AM43XX_SDRAM_TYPE_SHIFT;
511
512 if (sdrc == AM43XX_SDRAM_TYPE_DDR3) {
513 writel(AM43XX_RDWRLVLFULL_START,
514 AM43XX_EMIF_BASE +
515 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
516 mdelay(1);
517
518am43xx_wait:
519 sdrc = readl(AM43XX_EMIF_BASE +
520 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
521 if (sdrc == AM43XX_RDWRLVLFULL_START)
522 goto am43xx_wait;
523 }
524
Tero Kristo5d6acae2018-03-17 13:32:52 +0530525 resume_func = (void *)readl(&rtc->scratch0);
526 if (resume_func)
527 resume_func();
528}
529#endif
530
Lokesh Vutlab5056182016-10-14 10:35:23 +0530531void s_init(void)
Simon Glass0c078ea2015-03-03 08:03:02 -0700532{
Tero Kristo5d6acae2018-03-17 13:32:52 +0530533#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
534 rtc_only();
535#endif
Simon Glass0c078ea2015-03-03 08:03:02 -0700536}
Simon Glass0c078ea2015-03-03 08:03:02 -0700537
Lokesh Vutlab5056182016-10-14 10:35:23 +0530538void early_system_init(void)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530539{
540 /*
541 * The ROM will only have set up sufficient pinmux to allow for the
542 * first 4KiB NOR to be read, we must finish doing what we know of
543 * the NOR mux in this space in order to continue.
544 */
545#ifdef CONFIG_NOR_BOOT
546 enable_norboot_pin_mux();
547#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530548 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530549 set_uart_mux_conf();
Lokesh Vutlad33266b2016-10-14 10:35:24 +0530550 setup_early_clocks();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530551 uart_soft_reset();
Lokesh Vutlaca23da12017-06-27 13:50:56 +0530552#ifdef CONFIG_SPL_BUILD
553 /*
554 * Save the boot parameters passed from romcode.
555 * We cannot delay the saving further than this,
556 * to prevent overwrites.
557 */
558 save_omap_boot_params();
559#endif
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +0530560#ifdef CONFIG_DEBUG_UART_OMAP
561 debug_uart_init();
562#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100563
Faiz Abbas3e73a182018-01-24 14:44:49 +0530564#ifdef CONFIG_SPL_BUILD
565 spl_early_init();
566#endif
Jean-Jacques Hiblot3a502f62018-12-07 14:50:45 +0100567
568#ifdef CONFIG_TI_I2C_BOARD_DETECT
569 do_board_detect();
570#endif
571
Heiko Schocher2233e462013-11-04 14:05:00 +0100572#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530573 /* Enable RTC32K clock */
574 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100575#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530576}
Lokesh Vutlab5056182016-10-14 10:35:23 +0530577
578#ifdef CONFIG_SPL_BUILD
579void board_init_f(ulong dummy)
580{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300581 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530582 early_system_init();
583 board_early_init_f();
584 sdram_init();
Lokesh Vutlabed46ef2017-04-18 17:27:24 +0530585 /* dram_init must store complete ramsize in gd->ram_size */
586 gd->ram_size = get_ram_size(
587 (void *)CONFIG_SYS_SDRAM_BASE,
588 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlab5056182016-10-14 10:35:23 +0530589}
Tom Rini35c616c2014-03-05 14:57:47 -0500590#endif
Lokesh Vutlab5056182016-10-14 10:35:23 +0530591
592#endif
593
594int arch_cpu_init_dm(void)
595{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300596 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530597#ifndef CONFIG_SKIP_LOWLEVEL_INIT
598 early_system_init();
599#endif
600 return 0;
601}