Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 1 | /* |
Wolfgang Denk | f342f86 | 2009-05-16 10:47:45 +0200 | [diff] [blame] | 2 | * (C) Copyright 2007-2009 DENX Software Engineering |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 3 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 8 | * MPC5121ADS board configuration file |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 14 | #define CONFIG_MPC5121ADS 1 |
Anatolij Gustschin | 5aca67b | 2014-10-21 13:46:59 +0200 | [diff] [blame] | 15 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 16 | /* |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 17 | * Memory map for the MPC5121ADS board: |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 18 | * |
| 19 | * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB) |
| 20 | * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB) |
| 21 | * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB) |
| 22 | * 0x8200_0000 - 0x8200_001F CPLD (32 B) |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 23 | * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB) |
| 24 | * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB) |
| 25 | * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB) |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 26 | * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB) |
| 27 | */ |
| 28 | |
| 29 | /* |
| 30 | * High Level Configuration Options |
| 31 | */ |
| 32 | #define CONFIG_E300 1 /* E300 Family */ |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 33 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 34 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 35 | |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 36 | /* video */ |
Timur Tabi | 020edd2 | 2011-02-15 17:09:19 -0600 | [diff] [blame] | 37 | #ifdef CONFIG_FSL_DIU_FB |
| 38 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100) |
Timur Tabi | e604463 | 2010-08-31 19:56:43 -0500 | [diff] [blame] | 39 | #define CONFIG_VIDEO_LOGO |
| 40 | #define CONFIG_VIDEO_BMP_LOGO |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 41 | #endif |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 42 | |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 43 | /* CONFIG_PCI is defined at config time */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 44 | |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 45 | #ifdef CONFIG_MPC5121ADS_REV2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 47 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 49 | #endif |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 50 | |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 51 | #define CONFIG_MISC_INIT_R |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 52 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_IMMR 0x80000000 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 54 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ |
| 56 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * DDR Setup - manually set all parameters as there's no SPD etc. |
| 60 | */ |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 61 | #ifdef CONFIG_MPC5121ADS_REV2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 63 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #define CONFIG_SYS_DDR_SIZE 512 /* MB */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 65 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
| 67 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Anatolij Gustschin | 4c6d349 | 2010-04-24 19:27:08 +0200 | [diff] [blame] | 68 | #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 69 | |
Anatolij Gustschin | 007a817 | 2010-04-24 19:27:07 +0200 | [diff] [blame] | 70 | #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036 |
| 71 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 72 | /* DDR Controller Configuration |
Wolfgang Denk | 530181f | 2007-08-02 21:27:46 +0200 | [diff] [blame] | 73 | * |
| 74 | * SYS_CFG: |
| 75 | * [31:31] MDDRC Soft Reset: Diabled |
| 76 | * [30:30] DRAM CKE pin: Enabled |
| 77 | * [29:29] DRAM CLK: Enabled |
| 78 | * [28:28] Command Mode: Enabled (For initialization only) |
| 79 | * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10] |
| 80 | * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10] |
| 81 | * [20:19] Read Test: DON'T USE |
| 82 | * [18:18] Self Refresh: Enabled |
| 83 | * [17:17] 16bit Mode: Disabled |
| 84 | * [16:13] Ready Delay: 2 |
| 85 | * [12:12] Half DQS Delay: Disabled |
| 86 | * [11:11] Quarter DQS Delay: Disabled |
| 87 | * [10:08] Write Delay: 2 |
| 88 | * [07:07] Early ODT: Disabled |
| 89 | * [06:06] On DIE Termination: Disabled |
| 90 | * [05:05] FIFO Overflow Clear: DON'T USE here |
| 91 | * [04:04] FIFO Underflow Clear: DON'T USE here |
| 92 | * [03:03] FIFO Overflow Pending: DON'T USE here |
| 93 | * [02:02] FIFO Underlfow Pending: DON'T USE here |
| 94 | * [01:01] FIFO Overlfow Enabled: Enabled |
| 95 | * [00:00] FIFO Underflow Enabled: Enabled |
| 96 | * TIME_CFG0 |
| 97 | * [31:16] DRAM Refresh Time: 0 CSB clocks |
| 98 | * [15:8] DRAM Command Time: 0 CSB clocks |
| 99 | * [07:00] DRAM Precharge Time: 0 CSB clocks |
| 100 | * TIME_CFG1 |
| 101 | * [31:26] DRAM tRFC: |
| 102 | * [25:21] DRAM tWR1: |
| 103 | * [20:17] DRAM tWRT1: |
| 104 | * [16:11] DRAM tDRR: |
| 105 | * [10:05] DRAM tRC: |
| 106 | * [04:00] DRAM tRAS: |
| 107 | * TIME_CFG2 |
| 108 | * [31:28] DRAM tRCD: |
| 109 | * [27:23] DRAM tFAW: |
| 110 | * [22:19] DRAM tRTW1: |
| 111 | * [18:15] DRAM tCCD: |
| 112 | * [14:10] DRAM tRTP: |
| 113 | * [09:05] DRAM tRP: |
| 114 | * [04:00] DRAM tRPA |
| 115 | */ |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 116 | #ifdef CONFIG_MPC5121ADS_REV2 |
Martha M Stan | c12ecae | 2009-09-21 14:07:14 -0400 | [diff] [blame] | 117 | #define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168 |
| 119 | #define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864 |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 120 | #else |
Martha M Stan | c12ecae | 2009-09-21 14:07:14 -0400 | [diff] [blame] | 121 | #define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00 |
| 122 | #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168 |
| 123 | #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864 |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 124 | #endif |
Martha M Stan | c12ecae | 2009-09-21 14:07:14 -0400 | [diff] [blame] | 125 | #define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 126 | |
Martha M Stan | ff8c0df | 2009-09-21 14:08:00 -0400 | [diff] [blame] | 127 | #define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00 |
| 128 | #define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189 |
| 129 | #define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864 |
| 130 | |
Martha M Stan | c12ecae | 2009-09-21 14:07:14 -0400 | [diff] [blame] | 131 | #define CONFIG_SYS_DDRCMD_NOP 0x01380000 |
| 132 | #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400 |
| 133 | #define CONFIG_SYS_DDRCMD_EM2 0x01020000 |
| 134 | #define CONFIG_SYS_DDRCMD_EM3 0x01030000 |
| 135 | #define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000 |
| 136 | #define CONFIG_SYS_DDRCMD_RFSH 0x01080000 |
Martha M Stan | ff8c0df | 2009-09-21 14:08:00 -0400 | [diff] [blame] | 137 | |
| 138 | #define DDRCMD_EMR_OCD(pr, ohm) ( \ |
| 139 | (1 << 24) | /* MDDRC Command Request */ \ |
| 140 | (1 << 16) | /* MODE Reg BA[2:0] */ \ |
| 141 | (0 << 12) | /* Outputs 0=Enabled */ \ |
| 142 | (0 << 11) | /* RDQS */ \ |
| 143 | (1 << 10) | /* DQS# */ \ |
| 144 | (pr << 7) | /* OCD prog 7=deflt,0=exit */ \ |
| 145 | /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \ |
| 146 | ((ohm & 0x2) << 5)| /* Rtt1 */ \ |
| 147 | (0 << 3) | /* additive posted CAS# */ \ |
| 148 | ((ohm & 0x1) << 2)| /* Rtt0 */ \ |
| 149 | (0 << 0) | /* Output Drive Strength */ \ |
| 150 | (0 << 0)) /* DLL Enable 0=Normal */ |
| 151 | |
| 152 | #define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0) |
| 153 | #define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0) |
| 154 | |
| 155 | #define DDRCMD_MODE_REG(cas, wr) ( \ |
| 156 | (1 << 24) | /* MDDRC Command Request */ \ |
| 157 | (0 << 16) | /* MODE Reg BA[2:0] */ \ |
| 158 | ((wr-1) << 9)| /* Write Recovery */ \ |
| 159 | (cas << 4) | /* CAS */ \ |
| 160 | (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \ |
| 161 | (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */ |
| 162 | |
| 163 | #define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3) |
| 164 | #define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4) |
| 165 | #define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8)) |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 166 | |
| 167 | /* DDR Priority Manager Configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777 |
| 169 | #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000 |
| 170 | #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001 |
| 171 | #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC |
| 172 | #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA |
| 173 | #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666 |
| 174 | #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555 |
| 175 | #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444 |
| 176 | #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444 |
| 177 | #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555 |
| 178 | #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558 |
| 179 | #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111 |
| 180 | #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122 |
| 181 | #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa |
| 182 | #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa |
| 183 | #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666 |
| 184 | #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666 |
| 185 | #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111 |
| 186 | #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111 |
| 187 | #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111 |
| 188 | #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111 |
| 189 | #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111 |
| 190 | #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 191 | |
| 192 | /* |
| 193 | * NOR FLASH on the Local Bus |
| 194 | */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 195 | #undef CONFIG_BKUP_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 197 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 198 | #ifdef CONFIG_BKUP_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */ |
| 200 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 201 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */ |
| 203 | #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 204 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
| 206 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 207 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} |
| 208 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #undef CONFIG_SYS_FLASH_CHECKSUM |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 211 | |
| 212 | /* |
Stefan Roese | 406e95a | 2009-06-09 16:57:47 +0200 | [diff] [blame] | 213 | * NAND FLASH |
Wolfgang Denk | b6e99b4 | 2009-06-14 20:58:50 +0200 | [diff] [blame] | 214 | * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only) |
Stefan Roese | 406e95a | 2009-06-09 16:57:47 +0200 | [diff] [blame] | 215 | */ |
Wolfgang Denk | 21d523c | 2009-06-14 20:58:53 +0200 | [diff] [blame] | 216 | #define CONFIG_CMD_NAND /* enable NAND support */ |
| 217 | #define CONFIG_JFFS2_NAND /* with JFFS2 on it */ |
Stefan Roese | 406e95a | 2009-06-09 16:57:47 +0200 | [diff] [blame] | 218 | #define CONFIG_NAND_MPC5121_NFC |
| 219 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
| 220 | |
| 221 | #define CONFIG_SYS_MAX_NAND_DEVICE 2 |
Stefan Roese | 406e95a | 2009-06-09 16:57:47 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */ |
| 223 | |
| 224 | /* |
| 225 | * Configuration parameters for MPC5121 NAND driver |
| 226 | */ |
| 227 | #define CONFIG_FSL_NFC_WIDTH 1 |
| 228 | #define CONFIG_FSL_NFC_WRITE_SIZE 2048 |
| 229 | #define CONFIG_FSL_NFC_SPARE_SIZE 64 |
| 230 | #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE |
| 231 | |
| 232 | /* |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 233 | * CPLD registers area is really only 32 bytes in size, but the smallest possible LP |
| 234 | * window is 64KB |
| 235 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_CPLD_BASE 0x82000000 |
| 237 | #define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */ |
Anatolij Gustschin | ca625ee | 2013-02-08 00:03:44 +0000 | [diff] [blame] | 238 | #define CONFIG_SYS_CS2_START CONFIG_SYS_CPLD_BASE |
| 239 | #define CONFIG_SYS_CS2_SIZE CONFIG_SYS_CPLD_SIZE |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 240 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_SRAM_BASE 0x30000000 |
| 242 | #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 243 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */ |
| 245 | #define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */ |
| 246 | #define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 247 | |
| 248 | /* Use SRAM for initial stack */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 251 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 254 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 255 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */ |
Stefan Roese | 406e95a | 2009-06-09 16:57:47 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 257 | #ifdef CONFIG_FSL_DIU_FB |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 259 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) |
York Sun | fd7cbfd | 2008-05-05 10:20:01 -0500 | [diff] [blame] | 261 | #endif |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * Serial Port |
| 265 | */ |
| 266 | #define CONFIG_CONS_INDEX 1 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 267 | |
| 268 | /* |
| 269 | * Serial console configuration |
| 270 | */ |
| 271 | #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */ |
Marek Vasut | e79aa90 | 2012-09-16 16:07:24 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_PSC3 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 273 | #if CONFIG_PSC_CONSOLE != 3 |
| 274 | #error CONFIG_PSC_CONSOLE must be 3 |
| 275 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 277 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 278 | |
| 279 | #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE |
| 280 | #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR |
| 281 | #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE |
| 282 | #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR |
| 283 | |
| 284 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 285 | |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 286 | /* |
Anatolij Gustschin | c936642 | 2013-02-08 00:03:45 +0000 | [diff] [blame] | 287 | * Clocks in use |
| 288 | */ |
| 289 | #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \ |
| 290 | CLOCK_SCCR1_DDR_EN | \ |
| 291 | CLOCK_SCCR1_FEC_EN | \ |
| 292 | CLOCK_SCCR1_LPC_EN | \ |
| 293 | CLOCK_SCCR1_NFC_EN | \ |
| 294 | CLOCK_SCCR1_PATA_EN | \ |
| 295 | CLOCK_SCCR1_PCI_EN | \ |
| 296 | CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \ |
| 297 | CLOCK_SCCR1_PSCFIFO_EN | \ |
| 298 | CLOCK_SCCR1_TPR_EN) |
| 299 | |
| 300 | #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN | \ |
| 301 | CLOCK_SCCR2_I2C_EN | \ |
| 302 | CLOCK_SCCR2_MEM_EN | \ |
| 303 | CLOCK_SCCR2_SPDIF_EN | \ |
| 304 | CLOCK_SCCR2_USB1_EN | \ |
| 305 | CLOCK_SCCR2_USB2_EN) |
| 306 | |
| 307 | /* |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 308 | * PCI |
| 309 | */ |
| 310 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 311 | #define CONFIG_PCI_INDIRECT_BRIDGE |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 312 | |
| 313 | /* |
| 314 | * General PCI |
| 315 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000 |
| 317 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE |
| 318 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ |
| 319 | #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE) |
| 320 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE |
| 321 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ |
| 322 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 |
| 323 | #define CONFIG_SYS_PCI_IO_PHYS 0x84000000 |
| 324 | #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */ |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 325 | |
John Rigby | d1228c9 | 2008-02-26 09:38:14 -0700 | [diff] [blame] | 326 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 327 | |
| 328 | #endif |
| 329 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 330 | /* |
Martha Marx | 5d3e23f | 2009-01-26 10:45:07 -0700 | [diff] [blame] | 331 | * IIM - IC Identification Module |
| 332 | */ |
Benoît Thébaudeau | 8ac3711 | 2013-04-23 10:17:42 +0000 | [diff] [blame] | 333 | #undef CONFIG_FSL_IIM |
Martha Marx | 5d3e23f | 2009-01-26 10:45:07 -0700 | [diff] [blame] | 334 | |
| 335 | /* |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 336 | * Ethernet configuration |
| 337 | */ |
| 338 | #define CONFIG_MPC512x_FEC 1 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 339 | #define CONFIG_PHY_ADDR 0x1 |
| 340 | #define CONFIG_MII 1 /* MII PHY management */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 341 | #define CONFIG_FEC_AN_TIMEOUT 1 |
John Rigby | d096f62 | 2008-08-05 17:38:57 -0600 | [diff] [blame] | 342 | #define CONFIG_HAS_ETH0 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 343 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 344 | /* |
| 345 | * Configure on-board RTC |
| 346 | */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 347 | #define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 349 | |
| 350 | /* |
Damien Dusha | 7c3be66 | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 351 | * USB Support |
| 352 | */ |
Damien Dusha | 7c3be66 | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 353 | |
| 354 | #if defined(CONFIG_CMD_USB) |
Damien Dusha | 7c3be66 | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 355 | #define CONFIG_USB_EHCI_FSL /* On a FSL platform */ |
| 356 | #define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */ |
| 357 | #define CONFIG_EHCI_DESC_BIG_ENDIAN |
| 358 | #define CONFIG_EHCI_IS_TDI |
Damien Dusha | 7c3be66 | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 359 | #endif |
| 360 | |
| 361 | /* |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 362 | * Environment |
| 363 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 364 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 365 | /* This has to be a multiple of the Flash sector size */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 366 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 367 | #define CONFIG_ENV_SIZE 0x2000 |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 368 | #ifdef CONFIG_BKUP_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 369 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 370 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 371 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */ |
Martha Marx | fd449ab | 2008-05-29 14:23:25 -0400 | [diff] [blame] | 372 | #endif |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 373 | |
| 374 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 375 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) |
| 376 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 377 | |
| 378 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 380 | |
Wolfgang Denk | 83b1fac | 2007-08-12 14:47:54 +0200 | [diff] [blame] | 381 | #define CONFIG_CMD_REGINFO |
Wolfgang Denk | 21d523c | 2009-06-14 20:58:53 +0200 | [diff] [blame] | 382 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 383 | #if defined(CONFIG_PCI) |
Wolfgang Denk | 83b1fac | 2007-08-12 14:47:54 +0200 | [diff] [blame] | 384 | #define CONFIG_CMD_PCI |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 385 | #endif |
| 386 | |
Wolfgang Denk | 21d523c | 2009-06-14 20:58:53 +0200 | [diff] [blame] | 387 | /* |
| 388 | * Dynamic MTD partition support |
| 389 | */ |
| 390 | #define CONFIG_CMD_MTDPARTS |
| 391 | #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ |
| 392 | #define CONFIG_FLASH_CFI_MTD |
| 393 | #define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand" |
| 394 | |
| 395 | /* |
| 396 | * NOR flash layout: |
| 397 | * |
| 398 | * FC000000 - FEABFFFF 42.75 MiB User Data |
| 399 | * FEAC0000 - FFABFFFF 16 MiB Root File System |
| 400 | * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel |
| 401 | * FFEC0000 - FFEFFFFF 256 KiB Device Tree |
| 402 | * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env |
| 403 | * |
| 404 | * NAND flash layout: one big partition |
| 405 | */ |
| 406 | #define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \ |
| 407 | "16m(rootfs)," \ |
| 408 | "4m(kernel)," \ |
| 409 | "256k(dtb)," \ |
| 410 | "1m(u-boot);" \ |
| 411 | "mpc5121.nand:-(data)" |
| 412 | |
Simon Glass | b569a01 | 2017-05-17 03:25:30 -0600 | [diff] [blame] | 413 | #if defined(CONFIG_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB) |
Damien Dusha | 7c3be66 | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 414 | #define CONFIG_SUPPORT_VFAT |
| 415 | |
Simon Glass | b569a01 | 2017-05-17 03:25:30 -0600 | [diff] [blame] | 416 | #endif /* defined(CONFIG_IDE) */ |
Ralph Kondziella | d074bfe | 2009-01-26 12:34:36 -0700 | [diff] [blame] | 417 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 418 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 419 | * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock. |
| 420 | * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 421 | * to 0xFFFF, watchdog timeouts after about 64s. For details refer |
| 422 | * to chapter 36 of the MPC5121e Reference Manual. |
| 423 | */ |
Wolfgang Denk | fc507f5 | 2008-01-15 17:22:28 +0100 | [diff] [blame] | 424 | /* #define CONFIG_WATCHDOG */ /* enable watchdog */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 425 | #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 426 | |
| 427 | /* |
| 428 | * Miscellaneous configurable options |
| 429 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 430 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 431 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 432 | |
Wolfgang Denk | 83b1fac | 2007-08-12 14:47:54 +0200 | [diff] [blame] | 433 | #ifdef CONFIG_CMD_KGDB |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 434 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 435 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 436 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 437 | #endif |
| 438 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 439 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ |
| 440 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 441 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 442 | |
| 443 | /* |
| 444 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 445 | * have to be in the first 256 MB of memory, since this is |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 446 | * the maximum mapped by the Linux kernel during initialization. |
| 447 | */ |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 448 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 449 | |
| 450 | /* Cache Configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 451 | #define CONFIG_SYS_DCACHE_SIZE 32768 |
| 452 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Wolfgang Denk | 83b1fac | 2007-08-12 14:47:54 +0200 | [diff] [blame] | 453 | #ifdef CONFIG_CMD_KGDB |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 454 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 455 | #endif |
| 456 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
Wolfgang Denk | 1997cd9 | 2009-03-26 10:00:57 +0100 | [diff] [blame] | 458 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 459 | #define CONFIG_SYS_HID2 HID2_HBE |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 460 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 461 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 462 | |
Wolfgang Denk | 83b1fac | 2007-08-12 14:47:54 +0200 | [diff] [blame] | 463 | #ifdef CONFIG_CMD_KGDB |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 464 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 465 | #endif |
| 466 | |
| 467 | /* |
| 468 | * Environment Configuration |
| 469 | */ |
Wolfgang Denk | fc507f5 | 2008-01-15 17:22:28 +0100 | [diff] [blame] | 470 | #define CONFIG_TIMESTAMP |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 471 | |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 472 | #define CONFIG_HOSTNAME mpc5121ads |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 473 | #define CONFIG_BOOTFILE "mpc5121ads/uImage" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 474 | #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx" |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 475 | |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 476 | #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 477 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 478 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
| 479 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 480 | #define CONFIG_PREBOOT "echo;" \ |
Wolfgang Denk | c4c342e | 2008-03-03 12:36:49 +0100 | [diff] [blame] | 481 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 482 | "echo" |
| 483 | |
| 484 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 485 | "u-boot_addr_r=200000\0" \ |
Wolfgang Denk | 60da471 | 2008-08-26 15:01:28 +0200 | [diff] [blame] | 486 | "kernel_addr_r=600000\0" \ |
| 487 | "fdt_addr_r=880000\0" \ |
| 488 | "ramdisk_addr_r=900000\0" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 489 | "u-boot_addr=FFF00000\0" \ |
Wolfgang Denk | 21d523c | 2009-06-14 20:58:53 +0200 | [diff] [blame] | 490 | "kernel_addr=FFAC0000\0" \ |
Wolfgang Denk | 60da471 | 2008-08-26 15:01:28 +0200 | [diff] [blame] | 491 | "fdt_addr=FFEC0000\0" \ |
Wolfgang Denk | 21d523c | 2009-06-14 20:58:53 +0200 | [diff] [blame] | 492 | "ramdisk_addr=FEAC0000\0" \ |
Wolfgang Denk | bbcbb32 | 2009-05-16 10:47:41 +0200 | [diff] [blame] | 493 | "ramdiskfile=mpc5121ads/uRamdisk\0" \ |
| 494 | "u-boot=mpc5121ads/u-boot.bin\0" \ |
| 495 | "bootfile=mpc5121ads/uImage\0" \ |
| 496 | "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \ |
Wolfgang Denk | 60da471 | 2008-08-26 15:01:28 +0200 | [diff] [blame] | 497 | "rootpath=/opt/eldk/ppc_6xx\n" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 498 | "netdev=eth0\0" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 499 | "consdev=ttyPSC0\0" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 500 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 501 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 502 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 503 | "addip=setenv bootargs ${bootargs} " \ |
| 504 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 505 | ":${hostname}:${netdev}:off panic=1\0" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 506 | "addtty=setenv bootargs ${bootargs} " \ |
| 507 | "console=${consdev},${baudrate}\0" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 508 | "flash_nfs=run nfsargs addip addtty;" \ |
Detlev Zundel | 027fa49 | 2008-04-18 14:50:01 +0200 | [diff] [blame] | 509 | "bootm ${kernel_addr} - ${fdt_addr}\0" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 510 | "flash_self=run ramargs addip addtty;" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 511 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
| 512 | "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ |
| 513 | "tftp ${fdt_addr_r} ${fdtfile};" \ |
| 514 | "run nfsargs addip addtty;" \ |
| 515 | "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ |
| 516 | "net_self=tftp ${kernel_addr_r} ${bootfile};" \ |
| 517 | "tftp ${ramdisk_addr_r} ${ramdiskfile};" \ |
Detlev Zundel | 027fa49 | 2008-04-18 14:50:01 +0200 | [diff] [blame] | 518 | "tftp ${fdt_addr_r} ${fdtfile};" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 519 | "run ramargs addip addtty;" \ |
Wolfgang Denk | c4c342e | 2008-03-03 12:36:49 +0100 | [diff] [blame] | 520 | "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\ |
Detlev Zundel | 027fa49 | 2008-04-18 14:50:01 +0200 | [diff] [blame] | 521 | "load=tftp ${u-boot_addr_r} ${u-boot}\0" \ |
Wolfgang Denk | 39d03f3 | 2008-01-13 23:37:50 +0100 | [diff] [blame] | 522 | "update=protect off ${u-boot_addr} +${filesize};" \ |
| 523 | "era ${u-boot_addr} +${filesize};" \ |
| 524 | "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \ |
| 525 | "upd=run load update\0" \ |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 526 | "" |
| 527 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 528 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 529 | |
John Rigby | d096f62 | 2008-08-05 17:38:57 -0600 | [diff] [blame] | 530 | #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1 |
Grzegorz Bernacki | af554d8 | 2008-01-08 17:16:15 +0100 | [diff] [blame] | 531 | |
| 532 | #define OF_CPU "PowerPC,5121@0" |
John Rigby | d096f62 | 2008-08-05 17:38:57 -0600 | [diff] [blame] | 533 | #define OF_SOC_COMPAT "fsl,mpc5121-immr" |
Grzegorz Bernacki | af554d8 | 2008-01-08 17:16:15 +0100 | [diff] [blame] | 534 | #define OF_TBCLK (bd->bi_busfreq / 4) |
John Rigby | fc807c5 | 2008-01-30 13:36:57 -0700 | [diff] [blame] | 535 | #define OF_STDOUT_PATH "/soc@80000000/serial@11300" |
Grzegorz Bernacki | af554d8 | 2008-01-08 17:16:15 +0100 | [diff] [blame] | 536 | |
Ralph Kondziella | d074bfe | 2009-01-26 12:34:36 -0700 | [diff] [blame] | 537 | /*----------------------------------------------------------------------- |
| 538 | * IDE/ATA stuff |
| 539 | *----------------------------------------------------------------------- |
| 540 | */ |
| 541 | |
| 542 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ |
| 543 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 544 | #undef CONFIG_IDE_LED /* LED for IDE not supported */ |
| 545 | |
| 546 | #define CONFIG_IDE_RESET /* reset for IDE supported */ |
| 547 | #define CONFIG_IDE_PREINIT |
| 548 | |
| 549 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 550 | #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */ |
| 551 | |
| 552 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
Wolfgang Denk | f342f86 | 2009-05-16 10:47:45 +0200 | [diff] [blame] | 553 | #define CONFIG_SYS_ATA_BASE_ADDR get_pata_base() |
Ralph Kondziella | d074bfe | 2009-01-26 12:34:36 -0700 | [diff] [blame] | 554 | |
| 555 | /* Offset for data I/O RefMan MPC5121EE Table 28-10 */ |
| 556 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0) |
| 557 | |
| 558 | /* Offset for normal register accesses */ |
| 559 | #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) |
| 560 | |
| 561 | /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */ |
| 562 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8) |
| 563 | |
| 564 | /* Interval between registers */ |
| 565 | #define CONFIG_SYS_ATA_STRIDE 4 |
| 566 | |
Wolfgang Denk | f342f86 | 2009-05-16 10:47:45 +0200 | [diff] [blame] | 567 | #define ATA_BASE_ADDR get_pata_base() |
Ralph Kondziella | d074bfe | 2009-01-26 12:34:36 -0700 | [diff] [blame] | 568 | |
| 569 | /* |
| 570 | * Control register bit definitions |
| 571 | */ |
| 572 | #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000 |
| 573 | #define FSL_ATA_CTRL_ATA_RST_B 0x40000000 |
| 574 | #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000 |
| 575 | #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000 |
| 576 | #define FSL_ATA_CTRL_DMA_PENDING 0x08000000 |
| 577 | #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000 |
| 578 | #define FSL_ATA_CTRL_DMA_WRITE 0x02000000 |
| 579 | #define FSL_ATA_CTRL_IORDY_EN 0x01000000 |
| 580 | |
Rafal Jaworowski | d3a02c3 | 2007-07-27 14:43:59 +0200 | [diff] [blame] | 581 | #endif /* __CONFIG_H */ |