Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 2 | /* |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 3 | * Copyright 2006, 2010-2011 Freescale Semiconductor. |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 4 | * |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 5 | * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 9 | * MPC8641HPCN board configuration file |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 10 | * |
| 11 | * Make sure you change the MAC address and other network params first, |
Joe Hershberger | 76f353e | 2015-05-04 14:55:14 -0500 | [diff] [blame] | 12 | * search for CONFIG_SERVERIP, etc. in this file. |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 13 | */ |
| 14 | |
| 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
| 18 | /* High Level Configuration Options */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 19 | #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ |
Becky Bruce | 1633436 | 2009-02-03 18:10:54 -0600 | [diff] [blame] | 20 | #define CONFIG_ADDR_MAP 1 /* Use addr map */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 21 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 22 | /* |
| 23 | * default CCSRBAR is at 0xff700000 |
| 24 | * assume U-Boot is less than 0.5MB |
| 25 | */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 27 | #ifdef RUN_DIAG |
Becky Bruce | 05ddb88 | 2008-11-05 14:55:33 -0600 | [diff] [blame] | 28 | #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 29 | #endif |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 30 | |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 31 | /* |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 32 | * virtual address to be used for temporary mappings. There |
| 33 | * should be 128k free at this VA. |
| 34 | */ |
| 35 | #define CONFIG_SYS_SCRATCH_VA 0xe0000000 |
| 36 | |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 37 | #define CONFIG_SYS_SRIO |
| 38 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 39 | |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 40 | #define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */ |
| 41 | #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */ |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 42 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Kumar Gala | 6f2c1e9 | 2008-10-21 18:06:15 -0500 | [diff] [blame] | 43 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 44 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 45 | #define CONFIG_ENV_OVERWRITE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 46 | |
Peter Tyser | 86dee4a | 2010-10-07 22:32:48 -0500 | [diff] [blame] | 47 | #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ |
Becky Bruce | 1633436 | 2009-02-03 18:10:54 -0600 | [diff] [blame] | 48 | #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 49 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 50 | #define CONFIG_ALTIVEC 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 51 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 52 | /* |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 53 | * L2CR setup -- make sure this is right for your board! |
| 54 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_L2 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 56 | #define L2_INIT 0 |
| 57 | #define L2_ENABLE (L2CR_L2E) |
| 58 | |
| 59 | #ifndef CONFIG_SYS_CLK_FREQ |
Ed Swarthout | 91080f7 | 2007-08-02 14:09:49 -0500 | [diff] [blame] | 60 | #ifndef __ASSEMBLY__ |
| 61 | extern unsigned long get_board_sys_clk(unsigned long dummy); |
| 62 | #endif |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 64 | #endif |
| 65 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 66 | /* |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 67 | * With the exception of PCI Memory and Rapid IO, most devices will simply |
| 68 | * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA |
| 69 | * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. |
| 70 | */ |
| 71 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 72 | #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 73 | #else |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 74 | #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 75 | #endif |
| 76 | |
| 77 | /* |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 78 | * Base addresses -- Note these are effective addresses where the |
| 79 | * actual resources get mapped (not physical addresses) |
| 80 | */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 81 | #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 83 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 84 | /* Physical addresses */ |
| 85 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 86 | #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH |
| 87 | #define CONFIG_SYS_CCSRBAR_PHYS \ |
| 88 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 89 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 90 | |
york | 93799ca | 2010-07-02 22:25:52 +0000 | [diff] [blame] | 91 | #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ |
| 92 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 93 | /* |
| 94 | * DDR Setup |
| 95 | */ |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 96 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
| 97 | #define CONFIG_DDR_SPD |
| 98 | |
| 99 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 100 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 103 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 104 | #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ |
Jin Zhengxiong | 439498f | 2006-07-13 10:35:10 -0500 | [diff] [blame] | 105 | #define CONFIG_VERY_BIG_RAM |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 106 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 107 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 108 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 109 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 110 | /* |
| 111 | * I2C addresses of SPD EEPROMs |
| 112 | */ |
| 113 | #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ |
| 114 | #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ |
| 115 | #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ |
| 116 | #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 117 | |
Kumar Gala | cad506c | 2008-08-26 15:01:35 -0500 | [diff] [blame] | 118 | /* |
| 119 | * These are used when DDR doesn't use SPD. |
| 120 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ |
| 122 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F |
| 123 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ |
| 124 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 125 | #define CONFIG_SYS_DDR_TIMING_0 0x00260802 |
| 126 | #define CONFIG_SYS_DDR_TIMING_1 0x39357322 |
| 127 | #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 |
| 128 | #define CONFIG_SYS_DDR_MODE_1 0x00480432 |
| 129 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 |
| 130 | #define CONFIG_SYS_DDR_INTERVAL 0x06090100 |
| 131 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 132 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 |
| 133 | #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 |
| 134 | #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 |
| 135 | #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ |
| 136 | #define CONFIG_SYS_DDR_CONTROL2 0x04400000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 137 | |
Jon Loeliger | 4eab623 | 2008-01-15 13:42:41 -0600 | [diff] [blame] | 138 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_I2C_EEPROM_NXID |
Jean-Christophe PLAGNIOL-VILLARD | 8349c72 | 2008-08-30 23:54:58 +0200 | [diff] [blame] | 140 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 142 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 143 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 144 | #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 145 | #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE |
| 146 | #define CONFIG_SYS_FLASH_BASE_PHYS \ |
| 147 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 148 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 149 | |
Becky Bruce | 1f642fc | 2009-02-02 16:34:52 -0600 | [diff] [blame] | 150 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 151 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 152 | #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ |
| 153 | | 0x00001001) /* port size 16bit */ |
| 154 | #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 155 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 156 | #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ |
| 157 | | 0x00001001) /* port size 16bit */ |
| 158 | #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 159 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 160 | #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ |
| 161 | | 0x00000801) /* port size 8bit */ |
| 162 | #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 163 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 164 | /* |
| 165 | * The LBC_BASE is the base of the region that contains the PIXIS and the CF. |
| 166 | * The PIXIS and CF by themselves aren't large enough to take up the 128k |
| 167 | * required for the smallest BAT mapping, so there's a 64k hole. |
| 168 | */ |
| 169 | #define CONFIG_SYS_LBC_BASE 0xffde0000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 170 | #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 171 | |
Kim Phillips | 53b3498 | 2007-08-21 17:00:17 -0500 | [diff] [blame] | 172 | #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 173 | #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 174 | #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000) |
| 175 | #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \ |
| 176 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 177 | #define PIXIS_SIZE 0x00008000 /* 32k */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 178 | #define PIXIS_ID 0x0 /* Board ID at offset 0 */ |
| 179 | #define PIXIS_VER 0x1 /* Board version at offset 1 */ |
| 180 | #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ |
| 181 | #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ |
| 182 | #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ |
| 183 | #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ |
| 184 | #define PIXIS_VCTL 0x10 /* VELA Control Register */ |
| 185 | #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ |
| 186 | #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ |
| 187 | #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ |
Kumar Gala | aba6397 | 2009-07-15 13:45:00 -0500 | [diff] [blame] | 188 | #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ |
| 189 | #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 190 | #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ |
| 191 | #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ |
| 192 | #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ |
| 193 | #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 195 | |
Becky Bruce | 74d126f | 2008-10-31 17:13:49 -0500 | [diff] [blame] | 196 | /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 197 | #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 198 | #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) |
Becky Bruce | 74d126f | 2008-10-31 17:13:49 -0500 | [diff] [blame] | 199 | |
Becky Bruce | 2e1aef0 | 2008-11-05 14:55:32 -0600 | [diff] [blame] | 200 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 204 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 205 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 207 | #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 208 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 212 | #define CONFIG_SYS_RAMBOOT |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 213 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #undef CONFIG_SYS_RAMBOOT |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 215 | #endif |
| 216 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #if defined(CONFIG_SYS_RAMBOOT) |
Jin Zhengxiong-R64188 | 377d596 | 2006-06-27 18:11:54 +0800 | [diff] [blame] | 218 | #undef CONFIG_SPD_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_SDRAM_SIZE 256 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 220 | #endif |
| 221 | |
| 222 | #undef CONFIG_CLOCKS_IN_MHZ |
| 223 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 225 | #ifndef CONFIG_SYS_INIT_RAM_LOCK |
| 226 | #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 227 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 229 | #endif |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 231 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 234 | |
Scott Wood | 8a9f2e0 | 2015-04-15 16:13:48 -0500 | [diff] [blame] | 235 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 237 | |
| 238 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_NS16550_SERIAL |
| 240 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 241 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 244 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 245 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 247 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 248 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 249 | /* |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 250 | * I2C |
| 251 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_I2C |
| 253 | #define CONFIG_SYS_I2C_FSL |
| 254 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 255 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 256 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 |
| 257 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 258 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 259 | /* |
| 260 | * RapidIO MMU |
| 261 | */ |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 262 | #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 263 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 264 | #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000 |
| 265 | #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 266 | #else |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 267 | #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE |
| 268 | #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 269 | #endif |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 270 | #define CONFIG_SYS_SRIO1_MEM_PHYS \ |
| 271 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 272 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 273 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 274 | |
| 275 | /* |
| 276 | * General PCI |
| 277 | * Addresses are mapped 1-1. |
| 278 | */ |
Becky Bruce | d3b51a2 | 2009-02-03 18:10:53 -0600 | [diff] [blame] | 279 | |
Kumar Gala | dbbfb00 | 2010-12-17 10:47:36 -0600 | [diff] [blame] | 280 | #define CONFIG_SYS_PCIE1_NAME "ULI" |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 282 | #ifdef CONFIG_PHYS_64BIT |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 283 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 284 | #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000 |
| 285 | #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 286 | #else |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 287 | #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 288 | #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT |
| 289 | #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000 |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 290 | #endif |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 291 | #define CONFIG_SYS_PCIE1_MEM_PHYS \ |
| 292 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 293 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 294 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 295 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 296 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 297 | #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT |
| 298 | #define CONFIG_SYS_PCIE1_IO_PHYS \ |
| 299 | PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 300 | CONFIG_SYS_PHYS_ADDR_HIGH) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 301 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 302 | |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 303 | #ifdef CONFIG_PHYS_64BIT |
| 304 | /* |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 305 | * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 306 | * This will increase the amount of PCI address space available for |
| 307 | * for mapping RAM. |
| 308 | */ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 309 | #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 310 | #else |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 311 | #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ |
| 312 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
Becky Bruce | 6a026a6 | 2009-02-03 18:10:56 -0600 | [diff] [blame] | 313 | #endif |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 314 | #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ |
| 315 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 316 | #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \ |
| 317 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
| 318 | #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 319 | #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ |
| 320 | + CONFIG_SYS_PCIE1_MEM_SIZE) |
| 321 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 322 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
| 323 | #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ |
| 324 | + CONFIG_SYS_PCIE1_IO_SIZE) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 325 | #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \ |
| 326 | + CONFIG_SYS_PCIE1_IO_SIZE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 327 | #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ |
| 328 | + CONFIG_SYS_PCIE1_IO_SIZE) |
| 329 | #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 330 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 331 | #if defined(CONFIG_PCI) |
| 332 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 333 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 334 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 335 | #undef CONFIG_EEPRO100 |
| 336 | #undef CONFIG_TULIP |
| 337 | |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 338 | /************************************************************ |
| 339 | * USB support |
| 340 | ************************************************************/ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 341 | #define CONFIG_PCI_OHCI 1 |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 342 | #define CONFIG_USB_OHCI_NEW 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
| 344 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 345 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
Zhang Wei | 9fe1bcc | 2007-06-06 10:08:14 +0200 | [diff] [blame] | 346 | |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 347 | /*PCIE video card used*/ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 348 | #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 349 | |
| 350 | /*PCI video card used*/ |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 351 | /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 352 | |
| 353 | /* video */ |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 354 | |
| 355 | #if defined(CONFIG_VIDEO) |
| 356 | #define CONFIG_BIOSEMU |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 357 | #define CONFIG_ATI_RADEON_FB |
| 358 | #define CONFIG_VIDEO_LOGO |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 359 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT |
Jason Jin | bb20f35 | 2007-07-13 12:14:58 +0800 | [diff] [blame] | 360 | #endif |
| 361 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 362 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 363 | |
Jin Zhengxiong | 272b47a | 2006-08-23 19:15:12 +0800 | [diff] [blame] | 364 | #ifdef CONFIG_SCSI_AHCI |
| 365 | #define CONFIG_SATA_ULI5288 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 366 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 |
| 367 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 368 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) |
Jin Zhengxiong | 272b47a | 2006-08-23 19:15:12 +0800 | [diff] [blame] | 369 | #endif |
| 370 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 371 | #endif /* CONFIG_PCI */ |
| 372 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 373 | #if defined(CONFIG_TSEC_ENET) |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 374 | #define CONFIG_TSEC1 1 |
| 375 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 376 | #define CONFIG_TSEC2 1 |
| 377 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 378 | #define CONFIG_TSEC3 1 |
| 379 | #define CONFIG_TSEC3_NAME "eTSEC3" |
| 380 | #define CONFIG_TSEC4 1 |
| 381 | #define CONFIG_TSEC4_NAME "eTSEC4" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 382 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 383 | #define TSEC1_PHY_ADDR 0 |
| 384 | #define TSEC2_PHY_ADDR 1 |
| 385 | #define TSEC3_PHY_ADDR 2 |
| 386 | #define TSEC4_PHY_ADDR 3 |
| 387 | #define TSEC1_PHYIDX 0 |
| 388 | #define TSEC2_PHYIDX 0 |
| 389 | #define TSEC3_PHYIDX 0 |
| 390 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 391 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 392 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 393 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 394 | #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 395 | |
| 396 | #define CONFIG_ETHPRIME "eTSEC1" |
| 397 | |
| 398 | #endif /* CONFIG_TSEC_ENET */ |
| 399 | |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 400 | #ifdef CONFIG_PHYS_64BIT |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 401 | #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) |
| 402 | #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) |
| 403 | |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 404 | /* Put physical address into the BAT format */ |
| 405 | #define BAT_PHYS_ADDR(low, high) \ |
| 406 | (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high)) |
| 407 | /* Convert high/low pairs to actual 64-bit value */ |
| 408 | #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32)) |
| 409 | #else |
| 410 | /* 32-bit systems just ignore the "high" bits */ |
| 411 | #define BAT_PHYS_ADDR(low, high) (low) |
| 412 | #define PAIRED_PHYS_TO_PHYS(low, high) (low) |
| 413 | #endif |
| 414 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 415 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 416 | * BAT0 DDR |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 417 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 418 | #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
Timur Tabi | 107e9cd | 2010-03-29 12:51:07 -0500 | [diff] [blame] | 419 | #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 420 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 421 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 422 | * BAT1 LBC (PIXIS/CF) |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 423 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 424 | #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ |
| 425 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 426 | | BATL_PP_RW | BATL_CACHEINHIBIT | \ |
| 427 | BATL_GUARDEDSTORAGE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 428 | #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ |
| 429 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 430 | #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ |
| 431 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 432 | | BATL_PP_RW | BATL_MEMCOHERENCE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 433 | #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 434 | |
| 435 | /* if CONFIG_PCI: |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 436 | * BAT2 PCIE1 and PCIE1 MEM |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 437 | * if CONFIG_RIO |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 438 | * BAT2 Rapidio Memory |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 439 | */ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 440 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 441 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 442 | #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 443 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 444 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 445 | | BATL_GUARDEDSTORAGE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 446 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 447 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 448 | #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ |
| 449 | CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 450 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 451 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
| 452 | #else /* CONFIG_RIO */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 453 | #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 454 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 455 | | BATL_PP_RW | BATL_CACHEINHIBIT | \ |
| 456 | BATL_GUARDEDSTORAGE) |
Kumar Gala | 46b20898 | 2011-01-04 17:45:13 -0600 | [diff] [blame] | 457 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 458 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 459 | #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ |
| 460 | CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 461 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 462 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
Becky Bruce | 6c2bec3 | 2008-10-31 17:14:14 -0500 | [diff] [blame] | 463 | #endif |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 464 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 465 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 466 | * BAT3 CCSR Space |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 467 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 468 | #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 469 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 470 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 471 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 472 | #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ |
| 473 | | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 474 | #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ |
| 475 | CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 476 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 477 | #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 478 | |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 479 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) |
| 480 | #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 481 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 482 | | BATL_GUARDEDSTORAGE) |
| 483 | #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 484 | | BATU_BL_1M | BATU_VS | BATU_VP) |
| 485 | #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 486 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 487 | #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU |
| 488 | #endif |
| 489 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 490 | /* |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 491 | * BAT4 PCIE1_IO and PCIE2_IO |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 492 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 493 | #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 494 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 495 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 496 | | BATL_GUARDEDSTORAGE) |
Kumar Gala | e78f665 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 497 | #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 498 | | BATU_VS | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 499 | #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ |
| 500 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 501 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 502 | #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 503 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 504 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 505 | * BAT5 Init RAM for stack in the CPU DCache (no backing memory) |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 506 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 507 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 508 | #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
| 509 | #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L |
| 510 | #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 511 | |
Jon Loeliger | 20836d4 | 2006-05-19 13:22:44 -0500 | [diff] [blame] | 512 | /* |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 513 | * BAT6 FLASH |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 514 | */ |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 515 | #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 516 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 517 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 518 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 2e1aef0 | 2008-11-05 14:55:32 -0600 | [diff] [blame] | 519 | #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ |
| 520 | | BATU_VP) |
Becky Bruce | c8ef3aa | 2011-10-03 19:10:51 -0500 | [diff] [blame] | 521 | #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ |
| 522 | CONFIG_SYS_PHYS_ADDR_HIGH) \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 523 | | BATL_PP_RW | BATL_MEMCOHERENCE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 524 | #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 525 | |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 526 | /* Map the last 1M of flash where we're running from reset */ |
| 527 | #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 528 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 529 | #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 530 | #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 531 | | BATL_MEMCOHERENCE) |
| 532 | #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY |
| 533 | |
Becky Bruce | 8c2ebd0 | 2008-11-06 17:36:04 -0600 | [diff] [blame] | 534 | /* |
| 535 | * BAT7 FREE - used later for tmp mappings |
| 536 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 537 | #define CONFIG_SYS_DBAT7L 0x00000000 |
| 538 | #define CONFIG_SYS_DBAT7U 0x00000000 |
| 539 | #define CONFIG_SYS_IBAT7L 0x00000000 |
| 540 | #define CONFIG_SYS_IBAT7U 0x00000000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 541 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 542 | /* |
| 543 | * Environment |
| 544 | */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 545 | |
| 546 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 547 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 548 | |
Jon Loeliger | 46b6c79 | 2007-06-11 19:03:44 -0500 | [diff] [blame] | 549 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 550 | * BOOTP options |
| 551 | */ |
| 552 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 553 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 554 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 555 | |
| 556 | /* |
| 557 | * Miscellaneous configurable options |
| 558 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 559 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 560 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 561 | /* |
| 562 | * For booting Linux, the board info and command line data |
| 563 | * have to be in the first 8 MB of memory, since this is |
| 564 | * the maximum mapped by the Linux kernel during initialization. |
| 565 | */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 566 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ |
| 567 | #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 568 | |
Jon Loeliger | 46b6c79 | 2007-06-11 19:03:44 -0500 | [diff] [blame] | 569 | #if defined(CONFIG_CMD_KGDB) |
| 570 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 571 | #endif |
| 572 | |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 573 | /* |
| 574 | * Environment Configuration |
| 575 | */ |
| 576 | |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 577 | #define CONFIG_HAS_ETH0 1 |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 578 | #define CONFIG_HAS_ETH1 1 |
| 579 | #define CONFIG_HAS_ETH2 1 |
| 580 | #define CONFIG_HAS_ETH3 1 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 581 | |
Jon Loeliger | 4982cda | 2006-05-09 08:23:49 -0500 | [diff] [blame] | 582 | #define CONFIG_IPADDR 192.168.1.100 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 583 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 584 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 585 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 586 | #define CONFIG_BOOTFILE "uImage" |
Ed Swarthout | 87c8618 | 2007-06-05 12:30:52 -0500 | [diff] [blame] | 587 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 588 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 589 | #define CONFIG_SERVERIP 192.168.1.1 |
Jon Loeliger | 4982cda | 2006-05-09 08:23:49 -0500 | [diff] [blame] | 590 | #define CONFIG_GATEWAYIP 192.168.1.1 |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 591 | #define CONFIG_NETMASK 255.255.255.0 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 592 | |
Jon Loeliger | 465b9d8 | 2006-04-27 10:15:16 -0500 | [diff] [blame] | 593 | /* default location for tftp and bootm */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 594 | #define CONFIG_LOADADDR 0x10000000 |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 595 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 596 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 597 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 598 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 599 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 600 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 601 | " +$filesize; " \ |
| 602 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 603 | " +$filesize; " \ |
| 604 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 605 | " $filesize; " \ |
| 606 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 607 | " +$filesize; " \ |
| 608 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 609 | " $filesize\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 610 | "consoledev=ttyS0\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 611 | "ramdiskaddr=0x18000000\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 612 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 613 | "fdtaddr=0x17c00000\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 614 | "fdtfile=mpc8641_hpcn.dtb\0" \ |
Becky Bruce | 0bd2509 | 2008-11-06 17:37:35 -0600 | [diff] [blame] | 615 | "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ |
| 616 | "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 617 | "maxcpus=2" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 618 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 619 | #define CONFIG_NFSBOOTCOMMAND \ |
| 620 | "setenv bootargs root=/dev/nfs rw " \ |
| 621 | "nfsroot=$serverip:$rootpath " \ |
| 622 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 623 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 624 | "tftp $loadaddr $bootfile;" \ |
| 625 | "tftp $fdtaddr $fdtfile;" \ |
| 626 | "bootm $loadaddr - $fdtaddr" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 627 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 628 | #define CONFIG_RAMBOOTCOMMAND \ |
| 629 | "setenv bootargs root=/dev/ram rw " \ |
| 630 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 631 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 632 | "tftp $loadaddr $bootfile;" \ |
| 633 | "tftp $fdtaddr $fdtfile;" \ |
| 634 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Jon Loeliger | 5c8aa97 | 2006-04-26 17:58:56 -0500 | [diff] [blame] | 635 | |
| 636 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 637 | |
| 638 | #endif /* __CONFIG_H */ |