blob: e97d780cea097aa85e6a80ad0a5d3f3c77fb3173 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger465b9d82006-04-27 10:15:16 -05002/*
Kumar Gala46b208982011-01-04 17:45:13 -06003 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05004 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05005 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -05006 */
7
8/*
Jon Loeliger465b9d82006-04-27 10:15:16 -05009 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050010 *
11 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050012 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/* High Level Configuration Options */
Wolfgang Denka1be4762008-05-20 16:00:29 +020019#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060020#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * default CCSRBAR is at 0xff700000
24 * assume U-Boot is less than 0.5MB
25 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060028#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050030
Becky Bruce6c2bec32008-10-31 17:14:14 -050031/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060032 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe0000000
36
Kumar Gala46b208982011-01-04 17:45:13 -060037#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050039
Robert P. J. Daya8099812016-05-03 19:52:49 -040040#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050042#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger465b9d82006-04-27 10:15:16 -050044
Jon Loeliger5c8aa972006-04-26 17:58:56 -050045#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046
Peter Tyser86dee4a2010-10-07 22:32:48 -050047#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce16334362009-02-03 18:10:54 -060048#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050049
Wolfgang Denka1be4762008-05-20 16:00:29 +020050#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050051
Jon Loeliger465b9d82006-04-27 10:15:16 -050052/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053 * L2CR setup -- make sure this is right for your board!
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050056#define L2_INIT 0
57#define L2_ENABLE (L2CR_L2E)
58
59#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050060#ifndef __ASSEMBLY__
61extern unsigned long get_board_sys_clk(unsigned long dummy);
62#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020063#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050064#endif
65
Jon Loeliger5c8aa972006-04-26 17:58:56 -050066/*
Becky Bruce0bd25092008-11-06 17:37:35 -060067 * With the exception of PCI Memory and Rapid IO, most devices will simply
68 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
69 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
70 */
71#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050072#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060073#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050074#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060075#endif
76
77/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050078 * Base addresses -- Note these are effective addresses where the
79 * actual resources get mapped (not physical addresses)
80 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060081#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083
Becky Bruce0bd25092008-11-06 17:37:35 -060084/* Physical addresses */
85#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050086#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
87#define CONFIG_SYS_CCSRBAR_PHYS \
88 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
89 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -060090
york93799ca2010-07-02 22:25:52 +000091#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
92
Jon Loeliger5c8aa972006-04-26 17:58:56 -050093/*
94 * DDR Setup
95 */
Kumar Galacad506c2008-08-26 15:01:35 -050096#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600104#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500105#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500106
Kumar Galacad506c2008-08-26 15:01:35 -0500107#define CONFIG_DIMM_SLOTS_PER_CTLR 2
108#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500109
Kumar Galacad506c2008-08-26 15:01:35 -0500110/*
111 * I2C addresses of SPD EEPROMs
112 */
113#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
114#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
115#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
116#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500117
Kumar Galacad506c2008-08-26 15:01:35 -0500118/*
119 * These are used when DDR doesn't use SPD.
120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
122#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
123#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
124#define CONFIG_SYS_DDR_TIMING_3 0x00000000
125#define CONFIG_SYS_DDR_TIMING_0 0x00260802
126#define CONFIG_SYS_DDR_TIMING_1 0x39357322
127#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
128#define CONFIG_SYS_DDR_MODE_1 0x00480432
129#define CONFIG_SYS_DDR_MODE_2 0x00000000
130#define CONFIG_SYS_DDR_INTERVAL 0x06090100
131#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
132#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
133#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
134#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
135#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
136#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500137
Jon Loeliger4eab6232008-01-15 13:42:41 -0600138#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200140#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
142#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600144#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500145#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
146#define CONFIG_SYS_FLASH_BASE_PHYS \
147 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
148 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600149
Becky Bruce1f642fc2009-02-02 16:34:52 -0600150#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500151
Becky Bruce0bd25092008-11-06 17:37:35 -0600152#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
153 | 0x00001001) /* port size 16bit */
154#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500155
Becky Bruce0bd25092008-11-06 17:37:35 -0600156#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
157 | 0x00001001) /* port size 16bit */
158#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159
Becky Bruce0bd25092008-11-06 17:37:35 -0600160#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
161 | 0x00000801) /* port size 8bit */
162#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600164/*
165 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
166 * The PIXIS and CF by themselves aren't large enough to take up the 128k
167 * required for the smallest BAT mapping, so there's a 64k hole.
168 */
169#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500170#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500171
Kim Phillips53b34982007-08-21 17:00:17 -0500172#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600173#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500174#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
175#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
176 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600177#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500178#define PIXIS_ID 0x0 /* Board ID at offset 0 */
179#define PIXIS_VER 0x1 /* Board version at offset 1 */
180#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
181#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
182#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
183#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
184#define PIXIS_VCTL 0x10 /* VELA Control Register */
185#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
186#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
187#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500188#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
189#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500190#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
191#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
192#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
193#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500195
Becky Bruce74d126f2008-10-31 17:13:49 -0500196/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600197#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600198#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500199
Becky Bruce2e1aef02008-11-05 14:55:32 -0600200#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#undef CONFIG_SYS_FLASH_CHECKSUM
204#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
205#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600207#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
212#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500213#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500215#endif
216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800218#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500220#endif
221
222#undef CONFIG_CLOCKS_IN_MHZ
223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_INIT_RAM_LOCK 1
225#ifndef CONFIG_SYS_INIT_RAM_LOCK
226#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500227#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200230#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231
Wolfgang Denk0191e472010-10-26 14:34:52 +0200232#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500234
Scott Wood8a9f2e02015-04-15 16:13:48 -0500235#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237
238/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_NS16550_SERIAL
240#define CONFIG_SYS_NS16550_REG_SIZE 1
241#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
247#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
Jon Loeliger465b9d82006-04-27 10:15:16 -0500249/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500250 * I2C
251 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200252#define CONFIG_SYS_I2C
253#define CONFIG_SYS_I2C_FSL
254#define CONFIG_SYS_FSL_I2C_SPEED 400000
255#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
256#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
257#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500258
Jon Loeliger20836d42006-05-19 13:22:44 -0500259/*
260 * RapidIO MMU
261 */
Kumar Gala46b208982011-01-04 17:45:13 -0600262#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600263#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500264#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
265#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600266#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500267#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
268#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600269#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500270#define CONFIG_SYS_SRIO1_MEM_PHYS \
271 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
272 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600273#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500274
275/*
276 * General PCI
277 * Addresses are mapped 1-1.
278 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600279
Kumar Galadbbfb002010-12-17 10:47:36 -0600280#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500281#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600282#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500283#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500284#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
285#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600286#else
Kumar Galae78f6652010-07-09 00:02:34 -0500287#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500288#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
289#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600290#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500291#define CONFIG_SYS_PCIE1_MEM_PHYS \
292 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
293 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500294#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
295#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
296#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500297#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
298#define CONFIG_SYS_PCIE1_IO_PHYS \
299 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
300 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500301#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500302
Becky Bruce6a026a62009-02-03 18:10:56 -0600303#ifdef CONFIG_PHYS_64BIT
304/*
Kumar Galae78f6652010-07-09 00:02:34 -0500305 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600306 * This will increase the amount of PCI address space available for
307 * for mapping RAM.
308 */
Kumar Galae78f6652010-07-09 00:02:34 -0500309#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600310#else
Kumar Galae78f6652010-07-09 00:02:34 -0500311#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
312 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600313#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500314#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
315 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500316#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
317 + CONFIG_SYS_PCIE1_MEM_SIZE)
318#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500319#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
320 + CONFIG_SYS_PCIE1_MEM_SIZE)
321#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
322#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
323#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
324 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500325#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
326 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500327#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
328 + CONFIG_SYS_PCIE1_IO_SIZE)
329#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500330
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500331#if defined(CONFIG_PCI)
332
Wolfgang Denka1be4762008-05-20 16:00:29 +0200333#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500334
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500335#undef CONFIG_EEPRO100
336#undef CONFIG_TULIP
337
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200338/************************************************************
339 * USB support
340 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200341#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200342#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
344#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
345#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200346
Jason Jinbb20f352007-07-13 12:14:58 +0800347/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500348#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800349
350/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500351/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800352
353/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800354
355#if defined(CONFIG_VIDEO)
356#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800357#define CONFIG_ATI_RADEON_FB
358#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500359#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800360#endif
361
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500362#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500363
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800364#ifdef CONFIG_SCSI_AHCI
365#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
367#define CONFIG_SYS_SCSI_MAX_LUN 1
368#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800369#endif
370
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371#endif /* CONFIG_PCI */
372
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500373#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200374#define CONFIG_TSEC1 1
375#define CONFIG_TSEC1_NAME "eTSEC1"
376#define CONFIG_TSEC2 1
377#define CONFIG_TSEC2_NAME "eTSEC2"
378#define CONFIG_TSEC3 1
379#define CONFIG_TSEC3_NAME "eTSEC3"
380#define CONFIG_TSEC4 1
381#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500382
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500383#define TSEC1_PHY_ADDR 0
384#define TSEC2_PHY_ADDR 1
385#define TSEC3_PHY_ADDR 2
386#define TSEC4_PHY_ADDR 3
387#define TSEC1_PHYIDX 0
388#define TSEC2_PHYIDX 0
389#define TSEC3_PHYIDX 0
390#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500391#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
392#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
393#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
394#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500395
396#define CONFIG_ETHPRIME "eTSEC1"
397
398#endif /* CONFIG_TSEC_ENET */
399
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500400#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600401#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
402#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
403
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500404/* Put physical address into the BAT format */
405#define BAT_PHYS_ADDR(low, high) \
406 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
407/* Convert high/low pairs to actual 64-bit value */
408#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
409#else
410/* 32-bit systems just ignore the "high" bits */
411#define BAT_PHYS_ADDR(low, high) (low)
412#define PAIRED_PHYS_TO_PHYS(low, high) (low)
413#endif
414
Jon Loeliger20836d42006-05-19 13:22:44 -0500415/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600416 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500417 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500419#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500420
Jon Loeliger20836d42006-05-19 13:22:44 -0500421/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600422 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500423 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500424#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
425 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600426 | BATL_PP_RW | BATL_CACHEINHIBIT | \
427 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600428#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
429 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500430#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
431 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600432 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600433#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500434
435/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500436 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500437 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600438 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500439 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500440#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000441#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500442#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
443 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600444 | BATL_PP_RW | BATL_CACHEINHIBIT \
445 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500446#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500447 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500448#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
449 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600450 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500451#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
452#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500453#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
454 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600455 | BATL_PP_RW | BATL_CACHEINHIBIT | \
456 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600457#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600458 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500459#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
460 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600461 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200462#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500463#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500464
Jon Loeliger20836d42006-05-19 13:22:44 -0500465/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600466 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500467 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500468#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
469 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600470 | BATL_PP_RW | BATL_CACHEINHIBIT \
471 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600472#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
473 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500474#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
475 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600476 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500478
Becky Bruce0bd25092008-11-06 17:37:35 -0600479#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
480#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
481 | BATL_PP_RW | BATL_CACHEINHIBIT \
482 | BATL_GUARDEDSTORAGE)
483#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
484 | BATU_BL_1M | BATU_VS | BATU_VP)
485#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
486 | BATL_PP_RW | BATL_CACHEINHIBIT)
487#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
488#endif
489
Jon Loeliger20836d42006-05-19 13:22:44 -0500490/*
Kumar Galae78f6652010-07-09 00:02:34 -0500491 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500492 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500493#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
494 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600495 | BATL_PP_RW | BATL_CACHEINHIBIT \
496 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500497#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600498 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500499#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
500 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600501 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500503
Jon Loeliger20836d42006-05-19 13:22:44 -0500504/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600505 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500506 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
508#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
509#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
510#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500511
Jon Loeliger20836d42006-05-19 13:22:44 -0500512/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600513 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500514 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500515#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
516 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600517 | BATL_PP_RW | BATL_CACHEINHIBIT \
518 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600519#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
520 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500521#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
522 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600523 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500525
Becky Bruce2a978672008-11-05 14:55:35 -0600526/* Map the last 1M of flash where we're running from reset */
527#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
528 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200529#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600530#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
531 | BATL_MEMCOHERENCE)
532#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
533
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600534/*
535 * BAT7 FREE - used later for tmp mappings
536 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_DBAT7L 0x00000000
538#define CONFIG_SYS_DBAT7U 0x00000000
539#define CONFIG_SYS_IBAT7L 0x00000000
540#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500541
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542/*
543 * Environment
544 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500545
546#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500548
Jon Loeliger46b6c792007-06-11 19:03:44 -0500549/*
Jon Loeligered26c742007-07-10 09:10:49 -0500550 * BOOTP options
551 */
552#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500553
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500554#undef CONFIG_WATCHDOG /* watchdog disabled */
555
556/*
557 * Miscellaneous configurable options
558 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200559#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500560
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500561/*
562 * For booting Linux, the board info and command line data
563 * have to be in the first 8 MB of memory, since this is
564 * the maximum mapped by the Linux kernel during initialization.
565 */
Scott Wood0c431f72016-07-19 17:51:55 -0500566#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
567#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500568
Jon Loeliger46b6c792007-06-11 19:03:44 -0500569#if defined(CONFIG_CMD_KGDB)
570 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500571#endif
572
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500573/*
574 * Environment Configuration
575 */
576
Andy Fleming458c3892007-08-16 16:35:02 -0500577#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500578#define CONFIG_HAS_ETH1 1
579#define CONFIG_HAS_ETH2 1
580#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500581
Jon Loeliger4982cda2006-05-09 08:23:49 -0500582#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500583
Mario Six790d8442018-03-28 14:38:20 +0200584#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000585#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000586#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500587#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500588
Jon Loeliger465b9d82006-04-27 10:15:16 -0500589#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500590#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500591#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500592
Jon Loeliger465b9d82006-04-27 10:15:16 -0500593/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500594#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500595
Wolfgang Denka1be4762008-05-20 16:00:29 +0200596#define CONFIG_EXTRA_ENV_SETTINGS \
597 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200598 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200599 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200600 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
601 " +$filesize; " \
602 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " +$filesize; " \
604 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
605 " $filesize; " \
606 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
607 " +$filesize; " \
608 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
609 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200610 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500611 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200612 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500613 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200614 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600615 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
616 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200617 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500618
Wolfgang Denka1be4762008-05-20 16:00:29 +0200619#define CONFIG_NFSBOOTCOMMAND \
620 "setenv bootargs root=/dev/nfs rw " \
621 "nfsroot=$serverip:$rootpath " \
622 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500627
Wolfgang Denka1be4762008-05-20 16:00:29 +0200628#define CONFIG_RAMBOOTCOMMAND \
629 "setenv bootargs root=/dev/ram rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $ramdiskaddr $ramdiskfile;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500635
636#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
637
638#endif /* __CONFIG_H */