blob: aefde74fc52d68825e9ca2a9c825fc96c6402ae3 [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
Jerry Huang84da7cb2011-11-03 14:46:12 +08002 * Copyright (C) 2006,2011 Freescale Semiconductor, Inc.
Dave Liua46daea2006-11-03 19:33:44 -06003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Dave Liua46daea2006-11-03 19:33:44 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Dave Liua46daea2006-11-03 19:33:44 -060012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Dave Liua46daea2006-11-03 19:33:44 -060017#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
18#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019
20#define CONFIG_SYS_TEXT_BASE 0xFE000000
21
Tony Lic8b57f12007-08-17 10:35:59 +080022#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
23#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liua46daea2006-11-03 19:33:44 -060024
25/*
26 * System Clock Setup
27 */
Jerry Huang1b506da2011-11-07 13:20:21 +080028#ifdef CONFIG_CLKIN_33MHZ
29#ifdef CONFIG_PCISLAVE
30#define CONFIG_83XX_PCICLK 33330000 /* in HZ */
31#else
32#define CONFIG_83XX_CLKIN 33330000 /* in Hz */
33#endif
34
35#ifndef CONFIG_SYS_CLK_FREQ
36#define CONFIG_SYS_CLK_FREQ 33330000
37#endif
38
39#elif defined(CONFIG_CLKIN_66MHZ)
Dave Liua46daea2006-11-03 19:33:44 -060040#ifdef CONFIG_PCISLAVE
41#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
42#else
43#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
44#endif
45
46#ifndef CONFIG_SYS_CLK_FREQ
47#define CONFIG_SYS_CLK_FREQ 66000000
48#endif
Jerry Huang1b506da2011-11-07 13:20:21 +080049#else
50#error Unknown oscillator frequency.
51#endif
Dave Liua46daea2006-11-03 19:33:44 -060052
53/*
54 * Hardware Reset Configuration Word
55 */
Jerry Huang1b506da2011-11-07 13:20:21 +080056#ifdef CONFIG_CLKIN_33MHZ
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_HRCW_LOW (\
Dave Liua46daea2006-11-03 19:33:44 -060058 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
59 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Jerry Huang1b506da2011-11-07 13:20:21 +080060 HRCWL_CSB_TO_CLKIN_8X1 |\
61 HRCWL_VCO_1X2 |\
62 HRCWL_CE_PLL_VCO_DIV_4 |\
63 HRCWL_CE_PLL_DIV_1X1 |\
64 HRCWL_CE_TO_PLL_1X15 |\
65 HRCWL_CORE_TO_CSB_2X1)
66#elif defined(CONFIG_CLKIN_66MHZ)
67#define CONFIG_SYS_HRCW_LOW (\
68 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
69 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Dave Liua46daea2006-11-03 19:33:44 -060070 HRCWL_CSB_TO_CLKIN_4X1 |\
71 HRCWL_VCO_1X2 |\
72 HRCWL_CE_PLL_VCO_DIV_4 |\
73 HRCWL_CE_PLL_DIV_1X1 |\
74 HRCWL_CE_TO_PLL_1X6 |\
75 HRCWL_CORE_TO_CSB_2X1)
Jerry Huang1b506da2011-11-07 13:20:21 +080076#endif
Dave Liua46daea2006-11-03 19:33:44 -060077
78#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060080 HRCWH_PCI_AGENT |\
81 HRCWH_PCI1_ARBITER_DISABLE |\
82 HRCWH_PCICKDRV_DISABLE |\
83 HRCWH_CORE_ENABLE |\
84 HRCWH_FROM_0XFFF00100 |\
85 HRCWH_BOOTSEQ_DISABLE |\
86 HRCWH_SW_WATCHDOG_DISABLE |\
87 HRCWH_ROM_LOC_LOCAL_16BIT)
88#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_HRCW_HIGH (\
Dave Liua46daea2006-11-03 19:33:44 -060090 HRCWH_PCI_HOST |\
91 HRCWH_PCI1_ARBITER_ENABLE |\
92 HRCWH_PCICKDRV_ENABLE |\
93 HRCWH_CORE_ENABLE |\
94 HRCWH_FROM_0X00000100 |\
95 HRCWH_BOOTSEQ_DISABLE |\
96 HRCWH_SW_WATCHDOG_DISABLE |\
97 HRCWH_ROM_LOC_LOCAL_16BIT)
98#endif
99
100/*
101 * System IO Config
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_SICRH 0x00000000
104#define CONFIG_SYS_SICRL 0x40000000
Dave Liua46daea2006-11-03 19:33:44 -0600105
106#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Lic8b57f12007-08-17 10:35:59 +0800107#define CONFIG_BOARD_EARLY_INIT_R
Dave Liua46daea2006-11-03 19:33:44 -0600108
109/*
110 * IMMR new address
111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_IMMR 0xE0000000
Dave Liua46daea2006-11-03 19:33:44 -0600113
114/*
115 * DDR Setup
116 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500117#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
118#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
119 /* + 256M */
120#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger1ed53182011-10-11 23:57:16 -0500122#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
123 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liua46daea2006-11-03 19:33:44 -0600124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips774e1b52006-11-01 00:10:40 -0600126
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800127#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liua46daea2006-11-03 19:33:44 -0600128#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
129
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800130/*
131 * DDRCDR - DDR Control Driver Register
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800134
Dave Liua46daea2006-11-03 19:33:44 -0600135#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
136#if defined(CONFIG_SPD_EEPROM)
137/*
138 * Determine DDR configuration from I2C interface.
139 */
140#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
141#else
142/*
143 * Manually set up DDR parameters
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800146#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger1ed53182011-10-11 23:57:16 -0500148#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
Joe Hershberger1ed53182011-10-11 23:57:16 -0500150#define CONFIG_SYS_DDR_TIMING_0 0x00220802
151#define CONFIG_SYS_DDR_TIMING_1 0x38357322
152#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
153#define CONFIG_SYS_DDR_TIMING_3 0x00000000
154#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_MODE 0x47d00432
156#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger1ed53182011-10-11 23:57:16 -0500157#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
159#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800160#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500161#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
162 | CSCONFIG_ROW_BIT_13 \
163 | CSCONFIG_COL_BIT_9)
164#define CONFIG_SYS_DDR_CS1_CONFIG CONFIG_SYS_DDR_CS0_CONFIG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
166#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500167#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
168#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liua46daea2006-11-03 19:33:44 -0600170#endif
Xie Xiaoboa9be42a2007-02-14 18:27:06 +0800171#endif
Dave Liua46daea2006-11-03 19:33:44 -0600172
173/*
174 * Memory test
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
177#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
178#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liua46daea2006-11-03 19:33:44 -0600179
180/*
181 * The reserved memory
182 */
183
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200184#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liua46daea2006-11-03 19:33:44 -0600185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
187#define CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600188#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#undef CONFIG_SYS_RAMBOOT
Dave Liua46daea2006-11-03 19:33:44 -0600190#endif
191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500193#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500194#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Dave Liua46daea2006-11-03 19:33:44 -0600195
196/*
197 * Initial RAM Base Address Setup
198 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_LOCK 1
200#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500202#define CONFIG_SYS_GBL_DATA_OFFSET \
203 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liua46daea2006-11-03 19:33:44 -0600204
205/*
206 * Local Bus Configuration & Clock Setup
207 */
Kim Phillips328040a2009-09-25 18:19:44 -0500208#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
209#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger1ed53182011-10-11 23:57:16 -0500210#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liua46daea2006-11-03 19:33:44 -0600211
212/*
213 * FLASH on the Local Bus
214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500216#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
218#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500219#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
220#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liua46daea2006-11-03 19:33:44 -0600221
Joe Hershberger1ed53182011-10-11 23:57:16 -0500222 /* Window base at flash base */
223#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500224#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liua46daea2006-11-03 19:33:44 -0600225
Joe Hershberger1ed53182011-10-11 23:57:16 -0500226#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500227 | BR_PS_16 /* 16 bit port */ \
228 | BR_MS_GPCM /* MSEL = GPCM */ \
229 | BR_V) /* valid */
230#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
231 | OR_GPCM_XAM \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500232 | OR_GPCM_CSNT \
233 | OR_GPCM_ACS_DIV2 \
234 | OR_GPCM_XACS \
235 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500236 | OR_GPCM_TRLX_SET \
237 | OR_GPCM_EHTR_SET \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500238 | OR_GPCM_EAD)
Dave Liua46daea2006-11-03 19:33:44 -0600239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
241#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liua46daea2006-11-03 19:33:44 -0600242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liua46daea2006-11-03 19:33:44 -0600244
245/*
246 * BCSR on the Local Bus
247 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500248#define CONFIG_SYS_BCSR 0xF8000000
249 /* Access window base at BCSR base */
250#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500251#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Dave Liua46daea2006-11-03 19:33:44 -0600252
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500253#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
254 | BR_PS_8 \
255 | BR_MS_GPCM \
256 | BR_V)
257#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
258 | OR_GPCM_XAM \
259 | OR_GPCM_CSNT \
260 | OR_GPCM_XACS \
261 | OR_GPCM_SCY_15 \
262 | OR_GPCM_TRLX_SET \
263 | OR_GPCM_EHTR_SET \
264 | OR_GPCM_EAD)
265 /* 0xFFFFE9F7 */
Dave Liua46daea2006-11-03 19:33:44 -0600266
267/*
268 * SDRAM on the Local Bus
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
271#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liua46daea2006-11-03 19:33:44 -0600272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liua46daea2006-11-03 19:33:44 -0600274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400276#define CONFIG_SYS_LBLAWBAR2 0
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500277#define CONFIG_SYS_LBLAWAR2 (LBLAWAR_EN | LBLAWAR_64MB)
Dave Liua46daea2006-11-03 19:33:44 -0600278
279/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
280/*
281 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liua46daea2006-11-03 19:33:44 -0600282 *
283 * For BR2, need:
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400284 * Base address = BR[0:16] = dynamic
Dave Liua46daea2006-11-03 19:33:44 -0600285 * port size = 32-bits = BR2[19:20] = 11
286 * no parity checking = BR2[21:22] = 00
287 * SDRAM for MSEL = BR2[24:26] = 011
288 * Valid = BR[31] = 1
289 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100290 * 0 4 8 12 16 20 24 28
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400291 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liua46daea2006-11-03 19:33:44 -0600292 */
293
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500294/* Port size=32bit, MSEL=DRAM */
295#define CONFIG_SYS_BR2 (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */
Dave Liua46daea2006-11-03 19:33:44 -0600296
297/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liua46daea2006-11-03 19:33:44 -0600299 *
300 * For OR2, need:
301 * 64MB mask for AM, OR2[0:7] = 1111 1100
302 * XAM, OR2[17:18] = 11
303 * 9 columns OR2[19-21] = 010
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100304 * 13 rows OR2[23-25] = 100
Dave Liua46daea2006-11-03 19:33:44 -0600305 * EAD set for extra time OR[31] = 1
306 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100307 * 0 4 8 12 16 20 24 28
Dave Liua46daea2006-11-03 19:33:44 -0600308 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
309 */
310
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500311#define CONFIG_SYS_OR2 (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
312 | OR_SDRAM_XAM \
313 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
314 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
315 | OR_SDRAM_EAD)
316 /* 0xFC006901 */
Dave Liua46daea2006-11-03 19:33:44 -0600317
Joe Hershberger1ed53182011-10-11 23:57:16 -0500318 /* LB sdram refresh timer, about 6us */
319#define CONFIG_SYS_LBC_LSRT 0x32000000
320 /* LB refresh timer prescal, 266MHz/32 */
321#define CONFIG_SYS_LBC_MRTPR 0x20000000
Dave Liua46daea2006-11-03 19:33:44 -0600322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liua46daea2006-11-03 19:33:44 -0600324
325/*
326 * SDRAM Controller configuration sequence.
327 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500328#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
329#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
330#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
331#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
332#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liua46daea2006-11-03 19:33:44 -0600333
334#endif
335
336/*
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500337 * Windows to access Platform I/O Boards (PIB) via local bus
Dave Liua46daea2006-11-03 19:33:44 -0600338 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500339#define CONFIG_SYS_PIB_BASE 0xF8008000
340#define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
341
342/* [RFC] This LBLAW only covers the 2nd window (CS5) */
343#define CONFIG_SYS_LBLAWBAR3_PRELIM \
344 CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE
345#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liua46daea2006-11-03 19:33:44 -0600346
347/*
348 * CS4 on Local Bus, to PIB
349 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500350 /* CS4 base address at 0xf8008000 */
351#define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_PIB_BASE \
352 | BR_PS_8 \
353 | BR_MS_GPCM \
354 | BR_V)
355 /* 0xF8008801 */
356#define CONFIG_SYS_OR4_PRELIM (OR_AM_32KB \
357 | OR_GPCM_XAM \
358 | OR_GPCM_CSNT \
359 | OR_GPCM_XACS \
360 | OR_GPCM_SCY_15 \
361 | OR_GPCM_TRLX_SET \
362 | OR_GPCM_EHTR_SET \
363 | OR_GPCM_EAD)
364 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600365
366/*
367 * CS5 on Local Bus, to PIB
368 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500369 /* CS5 base address at 0xf8010000 */
370#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_PIB_BASE + \
371 CONFIG_SYS_PIB_WINDOW_SIZE) \
372 | BR_PS_8 \
373 | BR_MS_GPCM \
374 | BR_V)
375 /* 0xF8010801 */
376#define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PIB_BASE \
377 | OR_GPCM_XAM \
378 | OR_GPCM_CSNT \
379 | OR_GPCM_XACS \
380 | OR_GPCM_SCY_15 \
381 | OR_GPCM_TRLX_SET \
382 | OR_GPCM_EHTR_SET \
383 | OR_GPCM_EAD)
384 /* 0xffffe9f7 */
Dave Liua46daea2006-11-03 19:33:44 -0600385
386/*
387 * Serial Port
388 */
389#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_NS16550
391#define CONFIG_SYS_NS16550_SERIAL
392#define CONFIG_SYS_NS16550_REG_SIZE 1
393#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liua46daea2006-11-03 19:33:44 -0600394
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500396 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liua46daea2006-11-03 19:33:44 -0600397
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
399#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liua46daea2006-11-03 19:33:44 -0600400
Kim Phillipsf3c14782007-02-27 18:41:08 -0600401#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500402#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liua46daea2006-11-03 19:33:44 -0600403/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_HUSH_PARSER
Dave Liua46daea2006-11-03 19:33:44 -0600405
Kim Phillips774e1b52006-11-01 00:10:40 -0600406/* pass open firmware flat tree */
Gerald Van Barend6abef42007-03-31 12:23:51 -0400407#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600408#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600409#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600410
Dave Liua46daea2006-11-03 19:33:44 -0600411/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200412#define CONFIG_SYS_I2C
413#define CONFIG_SYS_I2C_FSL
414#define CONFIG_SYS_FSL_I2C_SPEED 400000
415#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
416#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
417#define CONFIG_SYS_I2C_NOPROBES { {0, 0x52} }
Dave Liua46daea2006-11-03 19:33:44 -0600418
419/*
420 * Config on-board RTC
421 */
422#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liua46daea2006-11-03 19:33:44 -0600424
425/*
426 * General PCI
427 * Addresses are mapped 1-1.
428 */
Kim Phillips57a2af32009-07-18 18:42:13 -0500429#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
430#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
431#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
432#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
433#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
434#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
435#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
436#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
437#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liua46daea2006-11-03 19:33:44 -0600438
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
440#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
441#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liua46daea2006-11-03 19:33:44 -0600442
443
444#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000445#define CONFIG_PCI_INDIRECT_BRIDGE
Dave Liua46daea2006-11-03 19:33:44 -0600446
Dave Liua46daea2006-11-03 19:33:44 -0600447#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips57a2af32009-07-18 18:42:13 -0500448#define CONFIG_83XX_PCI_STREAMING
Dave Liua46daea2006-11-03 19:33:44 -0600449
450#undef CONFIG_EEPRO100
451#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liua46daea2006-11-03 19:33:44 -0600453
454#endif /* CONFIG_PCI */
455
456
Anton Vorontsov8d129232009-09-16 23:22:08 +0400457#define CONFIG_HWCONFIG 1
458
Dave Liua46daea2006-11-03 19:33:44 -0600459/*
Dave Liue732e9c2006-11-03 12:11:15 -0600460 * QE UEC ethernet configuration
461 */
462#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500463#define CONFIG_ETHPRIME "UEC0"
Dave Liue732e9c2006-11-03 12:11:15 -0600464#define CONFIG_PHY_MODE_NEED_CHANGE
465
466#define CONFIG_UEC_ETH1 /* GETH1 */
467
468#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
470#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
471#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
472#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
473#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500474#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100475#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600476#endif
477
478#define CONFIG_UEC_ETH2 /* GETH2 */
479
480#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
482#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
483#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
484#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
485#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500486#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100487#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liue732e9c2006-11-03 12:11:15 -0600488#endif
489
490/*
Dave Liua46daea2006-11-03 19:33:44 -0600491 * Environment
492 */
493
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200495 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger1ed53182011-10-11 23:57:16 -0500496 #define CONFIG_ENV_ADDR \
497 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200498 #define CONFIG_ENV_SECT_SIZE 0x20000
499 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600500#else
Joe Hershberger1ed53182011-10-11 23:57:16 -0500501 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200502 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200504 #define CONFIG_ENV_SIZE 0x2000
Dave Liua46daea2006-11-03 19:33:44 -0600505#endif
506
507#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liua46daea2006-11-03 19:33:44 -0600509
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500510/*
Jon Loeligered26c742007-07-10 09:10:49 -0500511 * BOOTP options
512 */
513#define CONFIG_BOOTP_BOOTFILESIZE
514#define CONFIG_BOOTP_BOOTPATH
515#define CONFIG_BOOTP_GATEWAY
516#define CONFIG_BOOTP_HOSTNAME
517
518
519/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500520 * Command line configuration.
521 */
522#include <config_cmd_default.h>
523
524#define CONFIG_CMD_PING
525#define CONFIG_CMD_I2C
526#define CONFIG_CMD_ASKENV
Jerry Van Barenc2343722008-01-12 13:24:14 -0500527#define CONFIG_CMD_SDRAM
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500528
Dave Liua46daea2006-11-03 19:33:44 -0600529#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500530 #define CONFIG_CMD_PCI
Dave Liua46daea2006-11-03 19:33:44 -0600531#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500532
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500534 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500535 #undef CONFIG_CMD_LOADS
Dave Liua46daea2006-11-03 19:33:44 -0600536#endif
537
Dave Liua46daea2006-11-03 19:33:44 -0600538
539#undef CONFIG_WATCHDOG /* watchdog disabled */
540
541/*
542 * Miscellaneous configurable options
543 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200544#define CONFIG_SYS_LONGHELP /* undef to save memory */
545#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liua46daea2006-11-03 19:33:44 -0600546
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500547#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200548 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600549#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liua46daea2006-11-03 19:33:44 -0600551#endif
552
Joe Hershberger1ed53182011-10-11 23:57:16 -0500553 /* Print Buffer Size */
554#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
555#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
556 /* Boot Argument Buffer Size */
557#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Dave Liua46daea2006-11-03 19:33:44 -0600558
559/*
560 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700561 * have to be in the first 256 MB of memory, since this is
Dave Liua46daea2006-11-03 19:33:44 -0600562 * the maximum mapped by the Linux kernel during initialization.
563 */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500564#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liua46daea2006-11-03 19:33:44 -0600565
566/*
567 * Core HID Setup
568 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500569#define CONFIG_SYS_HID0_INIT 0x000000000
570#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
571 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#define CONFIG_SYS_HID2 HID2_HBE
Dave Liua46daea2006-11-03 19:33:44 -0600573
574/*
Dave Liua46daea2006-11-03 19:33:44 -0600575 * MMU Setup
576 */
577
Becky Bruce03ea1be2008-05-08 19:02:12 -0500578#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Jerry Huang84da7cb2011-11-03 14:46:12 +0800579#define CONFIG_BAT_RW
Becky Bruce03ea1be2008-05-08 19:02:12 -0500580
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400581/* DDR/LBC SDRAM: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500582#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500583 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500584 | BATL_MEMCOHERENCE)
585#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
586 | BATU_BL_256M \
587 | BATU_VS \
588 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200589#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
590#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liua46daea2006-11-03 19:33:44 -0600591
592/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500593#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500594 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500595 | BATL_CACHEINHIBIT \
596 | BATL_GUARDEDSTORAGE)
597#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
598 | BATU_BL_4M \
599 | BATU_VS \
600 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200601#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
602#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liua46daea2006-11-03 19:33:44 -0600603
604/* BCSR: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500605#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500606 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500607 | BATL_CACHEINHIBIT \
608 | BATL_GUARDEDSTORAGE)
609#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
610 | BATU_BL_128K \
611 | BATU_VS \
612 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200613#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
614#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liua46daea2006-11-03 19:33:44 -0600615
616/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500617#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500618 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500619 | BATL_MEMCOHERENCE)
620#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
621 | BATU_BL_32M \
622 | BATU_VS \
623 | BATU_VP)
624#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500625 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500626 | BATL_CACHEINHIBIT \
627 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200628#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liua46daea2006-11-03 19:33:44 -0600629
Anton Vorontsovfa9e2972008-09-10 18:12:37 +0400630/* DDR/LBC SDRAM next 256M: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500631#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500632 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500633 | BATL_MEMCOHERENCE)
634#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \
635 | BATU_BL_256M \
636 | BATU_VS \
637 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200638#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
639#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liua46daea2006-11-03 19:33:44 -0600640
641/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500642#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger1ed53182011-10-11 23:57:16 -0500643#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
644 | BATU_BL_128K \
645 | BATU_VS \
646 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200647#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
648#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liua46daea2006-11-03 19:33:44 -0600649
650#ifdef CONFIG_PCI
651/* PCI MEM space: cacheable */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500652#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500653 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500654 | BATL_MEMCOHERENCE)
655#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
656 | BATU_BL_256M \
657 | BATU_VS \
658 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200659#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
660#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liua46daea2006-11-03 19:33:44 -0600661/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger1ed53182011-10-11 23:57:16 -0500662#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500663 | BATL_PP_RW \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500664 | BATL_CACHEINHIBIT \
665 | BATL_GUARDEDSTORAGE)
666#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
667 | BATU_BL_256M \
668 | BATU_VS \
669 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200670#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
671#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600672#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200673#define CONFIG_SYS_IBAT6L (0)
674#define CONFIG_SYS_IBAT6U (0)
675#define CONFIG_SYS_IBAT7L (0)
676#define CONFIG_SYS_IBAT7U (0)
677#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
678#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
679#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
680#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liua46daea2006-11-03 19:33:44 -0600681#endif
682
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500683#if defined(CONFIG_CMD_KGDB)
Dave Liua46daea2006-11-03 19:33:44 -0600684#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liua46daea2006-11-03 19:33:44 -0600685#endif
686
687/*
688 * Environment Configuration
689 */
690
691#define CONFIG_ENV_OVERWRITE
692
693#if defined(CONFIG_UEC_ETH)
Kim Phillips007fbba2008-01-09 15:24:06 -0600694#define CONFIG_HAS_ETH0
Dave Liua46daea2006-11-03 19:33:44 -0600695#define CONFIG_HAS_ETH1
Dave Liua46daea2006-11-03 19:33:44 -0600696#endif
697
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100698#define CONFIG_BAUDRATE 115200
Dave Liua46daea2006-11-03 19:33:44 -0600699
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500700#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liua46daea2006-11-03 19:33:44 -0600701
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100702#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
703#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liua46daea2006-11-03 19:33:44 -0600704
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100705#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500706 "netdev=eth0\0" \
707 "consoledev=ttyS0\0" \
708 "ramdiskaddr=1000000\0" \
709 "ramdiskfile=ramfs.83xx\0" \
710 "fdtaddr=780000\0" \
711 "fdtfile=mpc836x_mds.dtb\0" \
712 ""
Dave Liua46daea2006-11-03 19:33:44 -0600713
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100714#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500715 "setenv bootargs root=/dev/nfs rw " \
716 "nfsroot=$serverip:$rootpath " \
717 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
718 "$netdev:off " \
719 "console=$consoledev,$baudrate $othbootargs;" \
720 "tftp $loadaddr $bootfile;" \
721 "tftp $fdtaddr $fdtfile;" \
722 "bootm $loadaddr - $fdtaddr"
Dave Liua46daea2006-11-03 19:33:44 -0600723
Kim Phillips774e1b52006-11-01 00:10:40 -0600724#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger1ed53182011-10-11 23:57:16 -0500725 "setenv bootargs root=/dev/ram rw " \
726 "console=$consoledev,$baudrate $othbootargs;" \
727 "tftp $ramdiskaddr $ramdiskfile;" \
728 "tftp $loadaddr $bootfile;" \
729 "tftp $fdtaddr $fdtfile;" \
730 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600731
Dave Liua46daea2006-11-03 19:33:44 -0600732
733#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
734
735#endif /* __CONFIG_H */